### 12-Channel Factory-Calibrated Configurable Industrial-Analog Input ### **General Description** The MAX22005 is a twelve-channel industrial-grade analog input voltage-mode device that can also be configured as analog-input current-mode device using an external precision resistor per channel. It can also operate as configurable analog-input using an external precision resistor and low-cost switch per channel. Input channels can be used as twelve single-ended inputs, or six differential inputs, or up to eight multichannel configurable differential inputs. In total, the device supports up to 26 different configurations. The MAX22005 features an integrated 24-bit delta-sigma ADC that is shared between all channels. The ADC can be used with either an integrated 5ppm/°C precision reference or an external reference. Standard industrial analog input voltage ranges are converted to the ADC input voltage range using high-voltage, zero-drift input amplifiers. All input ports are robustly protected up to ±36V reverse polarity and ±2kV surge pulses without the need of TVS diodes. Eight general-purpose digital I/O (GPIO) ports are available for common use, or they can be used to control external switches for configurable inputs. The MAX22005 is factory calibrated with best-in-class system performance of less than 0.05% FSR Total-Unadjusted-Error (TUE) over temperature. The host communicates with the MAX22005 through a high-speed 30MHz SPI bus for all configurations and information management, as well as for acquiring conversion results. An optional 8-bit CRC enhances the reliability of the SPI interface, protecting against all 8-bit bursts, as well as all double-bit errors. The MAX22005 operates from 2.7V to 3.6V analog and digital supplies, and up to ±24V high-voltage supplies. The MAX22005 is available in 48-pin LGA package and operates over the -40°C to +125°C industrial temperature range. ### **Applications** - Programmable Logic Controllers (PLC) - Programmable Automation Controllers (PAC) - Distributed Control Systems (DCS) #### **Benefits and Features** - Enables More Robust and Reliable Systems - ±36V High-Voltage Protection for All Input Ports - · 2kV HBM ESD Protection of All Pins - ±2kV Surge Protection (with External 5kΩ Resistor) - · CRC Detection for Robust Serial Communication - · Watchdog Timer - Software Configurability - ±12.5V Analog Input-Voltage Mode - ±25mA Analog Input-Current Mode Using External Sense Resistor - Configurable Inputs Using External Sense Resistor and Low-Cost Switches - Best-in-Class System Accuracy - 0.02% FSR at 25°C Factory Calibrated - 0.05% FSR over ±50°C from 25°C Factory Calibration - · Maximum of 30nA Input Leakage - 5ppm/°C Internal Reference - Additional Features - · Internal or External ADC Reference - · Eight GPIO Ports - 48.5mW Low Power Dissipation with ±5V Supply - 30MHz SPI/QSPI/DSP-Compatible Serial Interface - Operating Temperature -40°C to +125°C - 7.5mm × 7mm 48-pin LGA package Ordering Information appear at end of datasheet. ### **Simplified Block Diagram** ### **TABLE OF CONTENTS** | General Description | | |----------------------------------------------------------|----| | Applications | 1 | | Benefits and Features | 1 | | Simplified Block Diagram | 2 | | Absolute Maximum Ratings | 7 | | Package Information | 7 | | 48-PIN LGA | 7 | | Electrical Characteristics | 7 | | Typical Operating Characteristics | 12 | | Pin Configuration | 14 | | MAX22005 | 14 | | Pin Description | 14 | | Detailed Description | 17 | | Modes of Operation | 18 | | Input Range Settings | 19 | | Differential-Input Common-Mode Range | 19 | | Input-Voltage Rating | 19 | | Supply Voltages and Power-Supply Sequencing | 20 | | Power-On Reset | 20 | | SPI Interface | 20 | | Watchdog Timer | 21 | | Product Tracking | 21 | | Analog Input ADC | 21 | | Analog Input Offset and Gain Error Calibration | 25 | | System Calibration | 25 | | ADC Software Reset | 28 | | ADC RDY (Data Ready) Output | 28 | | ADC Conversion Synchronization Using the SYNC Pin | 28 | | Hardware Reset | 29 | | Register Map | | | MAX22005 Register Map | 30 | | Register Details | 31 | | Applications Information | 45 | | Power Supply Headroom Requirements | 45 | | Power Supply Sequencing | 45 | | Board Layout | 45 | | Surge Protection | 45 | | Typical Application Circuits | 46 | | MAX22005 12-Channel Configurable Industrial Analog Input | 46 | # 12-Channel Factory-Calibrated Configurable Industrial-Analog Input | TABLE OF CONTENTS (CONTINUED) | | |-------------------------------|------| | Ordering Information | . 46 | | Revision History | . 47 | # 12-Channel Factory-Calibrated Configurable Industrial-Analog Input | LIST OF FIGURES | | |-------------------------------------------------------------------------------------------------------------------|----| | Figure 1. SPI Write Timing (N = 24 when CRC is Disabled and N = 32 when CRC is Enabled) | 11 | | Figure 2. SPI Read Timing (N = 24 when CRC is Disabled and N = 32 when CRC is Enabled) | 11 | | Figure 3. Input Port Triplet. | 17 | | Figure 4. Input Ports Pairs | 18 | | Figure 5. Input Protection | 20 | | Figure 6. Two Point System Calibration | 26 | | Figure 7. RDY Output Timing, a) Single-Cycle Mode, b) Continuous Single-Cycle Mode, c) Continuous Conversion Mode | 28 | | Figure 8. SYNC Input Timing | 29 | Table 1. Input Ranges ..... # 12-Channel Factory-Calibrated Configurable Industrial-Analog Input | | I | L | I | S | 7 | Γ | ( | 0 | ) [ | F | 1 | Γ, | Α | \ | В | L | _ | E | • | 3 | | | | | | | | | | | | | | | | | |---|---|---|---|---|---|---|---|---|-----|---|------|----|---|---|---|---|---|---|---|---|--|------|--|--|--|--|------|--|--|--|--|--|------|--|-------|---| | | | | | | | | | | | | <br> | | | | | | | | | | | <br> | | | | | <br> | | | | | | <br> | | <br>1 | 9 | | ı | | | | | | | | | | | <br> | | | | | | | | | | | <br> | | | | | <br> | | | | | | <br> | | <br>2 | 0 | | b | | | | | | | | | | | <br> | | | | | | | | | | | <br> | | | | | <br> | | | | | | <br> | | <br>2 | 1 | | Table 2. SPI Transaction with CRC Enabled | . 20 | |------------------------------------------------------------|------| | Table 3. SPI Transaction with CRC Disabled | . 21 | | Table 4. Product ID | . 21 | | Table 5. Input-Channel Configuration Selection | . 22 | | Table 6. Input-Channel Limit Values and Codes | . 22 | | Table 7. Selection of Data Rates for Continuous Conversion | . 24 | | Table 8. Selection of Data Rates for Single-Cycle Conversion | 24 | |-------------------------------------------------------------------------|----| | Table 9. Selection of Data Rates for Single-Cycle Continuous Conversion | 25 | | Table 10. Full-Scale Range of Input Channels | 26 | ### **Absolute Maximum Ratings** | AVDD to AGND | 0.3V to +3.9V | |------------------------|-------------------------------------------------------------| | DVDD to DGND | 0.3V to +3.9V | | AGND to DGND | 0.3V to +0.3V | | BYP_ADC to DGND | 0.3V to +2.1V | | HVDD to HVSS | 0.3V to +52V | | HVDD to AGND | 0.3V to +40V | | AGND to HVSS | 0.3V to +40V | | CS, SCLK, SDI, SDO, RD | $\overline{Y}$ , $\overline{RST}$ , SYNC, CLK, GPIO[7:0] to | | DGND0.3V to t | he lower of (+3.9V or V <sub>DVDD</sub> + 0.3V) | | | , NR, REF_OUT to AGND0.3V to | | th | ne lower of (+3.9V or VAVDD + 0.3V) | | Al_ to HVSS0.3V to the lower of (+52V o | r (V <sub>HVDD</sub> - V <sub>HVSS</sub> ) + | |------------------------------------------------------------------|----------------------------------------------| | | 0.3V) | | INT to DGND | 0.3V to +6V | | Maximum Current into Any Pin | | | Continuous Power Dissipation 48-pin LGA | (JEDEC 2S2P PCB) | | $(T_A = +70^{\circ}C, derate 19.51 \text{mW/}^{\circ}C above +7$ | 0°C.)1560.98mW | | Operating Temperature Range | 40°C to +125°C | | Junction Temperature | +150°C | | Storage Temperature Range | 65°C to +150°C | | Soldering Temperature (reflow) | +260°C | | | | Stresses beyond those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated in the operational sections of the specifications is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability. ### **Package Information** #### 48-PIN LGA | Package Code | L487A7M+1 | |--------------------------------------------------------|-----------| | Outline Number | 21-100448 | | Land Pattern Number | 90-100160 | | THERMAL RESISTANCE, FOUR-LAYER BOARD | | | Junction-to-Ambient (θ <sub>JA</sub> ) | 51.25°C/W | | Junction-to-Case Thermal Resistance (θ <sub>JC</sub> ) | 23.46°C/W | For the latest package outline information and land patterns (footprints), go to <a href="https://www.maximintegrated.com/packages">www.maximintegrated.com/packages</a>. Note that a "+", "#", or "-" in the package code indicates RoHS status only. Package drawings may show a different suffix character, but the drawing pertains to the package regardless of RoHS status. Package thermal resistances were obtained using the method described in JEDEC specification JESD51-7, using a four-layer board. For detailed information on package thermal considerations, refer to <a href="https://www.maximintegrated.com/thermal-tutorial">www.maximintegrated.com/thermal-tutorial</a>. #### **Electrical Characteristics** $(V_{AVDD} = V_{DVDD} = 3.3V, V_{HVDD} = +15V, V_{HVSS} = -15V, Reference Source = Internal Reference, T_A = T_{MIN} to T_{MAX}, unless otherwise noted. Typical values are at T_A = +25°C.) (Note 1)$ | PARAMETER | SYMBOL | CONDITIONS | MIN | TYP | MAX | UNITS | |---------------------|---------------------|----------------------------------------------------------------------------------|-------|-------|-------|-------| | ANALOG INPUT-VOLTA | GE MODE—SIN | GLE-ENDED | | | | | | Headroom | | From V <sub>HVSS</sub> | 2.5 | | | V | | neauroom | | From V <sub>HVDD</sub> | 2.5 | | | V | | | | ADC full-scale range | | ±12.5 | | | | Input-Voltage Range | V <sub>IN</sub> | Linear range V <sub>HVSS</sub> = -5V, V <sub>HVDD</sub> = +5V ( <u>Note 2</u> ) | -2.5 | | +2.5 | V | | | | Linear range (Note 2) | -10.5 | | +10.5 | | | Offset Error | V <sub>OFFSET</sub> | T <sub>A</sub> = +25°C | | ±0.1 | ±1.3 | mV | | Offset Drift | | $T_A = +25^{\circ}C \pm 50^{\circ}C$ , with internal reference ( <i>Note 3</i> ) | | | ±13.6 | μV/°C | | Gain Error | | T <sub>A</sub> = +25°C | | ±200 | ±450 | ppm | ### **Electrical Characteristics (continued)** $(V_{AVDD} = V_{DVDD} = 3.3V, V_{HVDD} = +15V, V_{HVSS} = -15V, Reference Source = Internal Reference, T_A = T_{MIN} to T_{MAX}, unless otherwise noted. Typical values are at T_A = +25°C.) (Note 1)$ | PARAMETER | SYMBOL | CONDITIONS | MIN | TYP | MAX | UNITS | |--------------------------------|---------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------|-----|------|-------|-------------------| | Gain Drift | | $T_A = +25^{\circ}C \pm 50^{\circ}C$ , with internal reference ( <i>Note 3</i> ) | | | ±3.4 | ppm/°C | | INL Error | INL | T <sub>A</sub> = +25°C | | | ±600 | μV | | INL Drift | | T <sub>A</sub> = +25°C ± 50°C ( <i>Note 3</i> ) | | | ±4.0 | μV/°C | | Total Unadjusted Error | TUE | T <sub>A</sub> = +25°C ( <u>Note 4</u> ) | | | ±0.02 | % FSR | | Total Unadjusted Error | IUE | T <sub>A</sub> = +25°C ± 50°C ( <i>Note 3</i> and <i>Note 4</i> ) | | | ±0.05 | % FSR | | Input-Voltage Noise | V <sub>NOISE</sub> | ADC sample rate is 11.52ksps, ADC mode is Continuous Single-Cycle. | | 138 | | μV <sub>RMS</sub> | | Input Current | | | | | ±30 | nA | | Supply Dejection Datio | PSRR | DC, V <sub>HVDD</sub> = +5V to +24V | | 100 | | 4D | | Supply-Rejection Ratio | PSKK | DC, V <sub>HVSS</sub> = -24V to -5V | | 100 | | dB | | Open Detector | | From AI_ to V <sub>HVDD</sub> | | 2 | | ΜΩ | | Resistance | | From AI_ to AGND | | 2 | | IVILZ | | 50Hz/60Hz Normal- | | DCHNL_RATE[3:0] = 0b0010, 0b0011, 0b0100, 0b0101 | 87 | | | dB | | Mode Rejection | | DCHNL_RATE[3:0] = 0b0000, 0b0001 | 75 | | | | | Settling Time | | V <sub>IN</sub> changes from 0V to -10.5V or 0V to +10.5V, digital output reaches 1% of final value. ADC sample rate is 57.6ksps, ADC mode is Continuous. | | | 0.2 | ms | | ANALOG INPUT VOLTA | GE MODE—DIF | FERENTIAL | | | | | | Input-Voltage Range | V | ADC full-scale range | | ±25 | | V | | input-voitage Range | V <sub>IN</sub> | linear range (Note 2) | -21 | | +21 | V | | Offset Error | V <sub>OFFSET</sub> | T <sub>A</sub> = +25°C | | ±0.2 | ±2.6 | mV | | Offset Drift | | $T_A = +25^{\circ}C \pm 50^{\circ}C$ , with internal reference ( <i>Note 3</i> ) | | | ±23.1 | μV/°C | | Gain Error | | T <sub>A</sub> = +25°C | | ±200 | ±450 | ppm | | Gain Drift | | $T_A = +25^{\circ}C \pm 50^{\circ}C$ , with internal reference ( <i>Note 3</i> ) | | | ±4.8 | ppm/°C | | INL Error | INL | T <sub>A</sub> = +25°C | | | ±1.2 | mV | | INL Drift | | T <sub>A</sub> = +25°C ± 50°C ( <i>Note 3</i> ) | | | ±5.0 | μV/°C | | Total Unadjusted Error | TUE | T <sub>A</sub> = +25°C ( <u>Note 4</u> ) | | | ±0.02 | % FSR | | Total Onadjusted Error | 102 | $T_A = +25^{\circ}C \pm 50^{\circ}C (\underline{Note \ 3} \text{ and } \underline{Note \ 4})$ | | | ±0.05 | 70 T SIX | | Input-Voltage Noise | V <sub>NOISE</sub> | ADC sample rate is 11.52ksps, ADC mode is Continuous Single-Cycle. | | 275 | | μV <sub>RMS</sub> | | Common-Mode<br>Rejection Ratio | CMRR | V <sub>CM</sub> = -10V to +10V. Differential input is 0V | 72 | | | dB | | Supply-Rejection Ratio | PSRR | DC, V <sub>HVDD</sub> = +5V to +24V | | 100 | | dB | | ouppry-rejection ratio | I SIXIX | DC, V <sub>HVSS</sub> = -24V to -5V | | 100 | | ub | | Input Current | I <sub>IN</sub> | | | | ±30 | nA | ### **Electrical Characteristics (continued)** $(V_{AVDD} = V_{DVDD} = 3.3V, V_{HVDD} = +15V, V_{HVSS} = -15V,$ Reference Source = Internal Reference, $T_A = T_{MIN}$ to $T_{MAX}$ , unless otherwise noted. Typical values are at $T_A = +25^{\circ}C$ .) (Note 1) | PARAMETER | SYMBOL | CONDITIONS | MIN | TYP | MAX | UNITS | |--------------------------------------------------------|----------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------|-----|----------------------------|--------| | 50Hz/60Hz Normal- | | DCHNL_RATE[3:0] = 0b0010, 0b0011, 0b0100, 0b0101 | 87 | | | dB | | Mode Rejection | | DCHNL_RATE[3:0] = 0b0000, 0b0001 | 75 | | | | | Open-Detector | | From AI_ to V <sub>HVDD</sub> | | 2 | | MO | | Resistance | | From AI_ to AGND | | 2 | | ΜΩ | | Settling Time | | V <sub>IN</sub> changes from 0V to -10.5V or 0V to +10.5V, digital output reaches 1% of final value. ADC sample rate is 57.6ksps; ADC mode is Continuous. | | | 0.2 | ms | | ADC REFERENCE (REF_ | _ADC) | | | | | | | REF_ADC Output<br>Voltage | V <sub>REF_ADC</sub> | Internal reference | | 2.5 | | V | | Output-Voltage<br>Accuracy | | Referred to V <sub>REF_ADC</sub> , T <sub>A</sub> = +25°C | -0.2 | | +0.2 | % | | Output-Voltage<br>Temperature Coefficient | | T <sub>A</sub> = -40°C to +125°C ( <u>Note 3</u> ) | | 1 | 5 | ppm/°C | | Line Regulation | | 2.7V ≤ V <sub>AVDD</sub> ≤ 3.6V | | | 130 | μV/V | | REF_ADC Bypass<br>Capacitor | | | | 4.7 | | μF | | V <sub>REF_ADC_EXT</sub> Input<br>Range | | External Reference | | 2.5 | | V | | DIGITAL INPUTS | | | | | | | | Input Logic-Low Voltage | $V_{IL}$ | | | | 0.3 ×<br>V <sub>DVDD</sub> | V | | Input Logic-High Voltage | $V_{IH}$ | | 0.7 ×<br>V <sub>DVDD</sub> | | | V | | Input Hysteresis | $V_{HYS}$ | | | 200 | | mV | | Input Leakage Current | I <sub>IN</sub> | | -1 | | +1 | μΑ | | Input Capacitance | C <sub>IN</sub> | | | 10 | | pF | | DIGITAL OUTPUTS | | | | | | | | Output Logic-Low<br>Voltage | $V_{OL}$ | I <sub>OL</sub> = 4mA | | | 0.4 | V | | Output Logic-High<br>Voltage (SDO, RDYB,<br>GPIO[7:0]) | V <sub>OH</sub> | I <sub>OH</sub> = 4mA | 0.9 ×<br>V <sub>DVDD</sub> | | | V | | Three-State Leakage<br>Current | | | -10 | | +10 | μA | | Three-State Output Capacitance | | | | 10 | | pF | | SUPPLIES | | | | | | | | Analog Supply Voltage | $V_{AVDD}$ | | 2.7 | 3.3 | 3.6 | V | | Digital Supply Voltage | $V_{DVDD}$ | | 2.7 | 3.3 | 3.6 | V | ### **Electrical Characteristics (continued)** $(V_{AVDD} = V_{DVDD} = 3.3V, V_{HVDD} = +15V, V_{HVSS} = -15V, Reference Source = Internal Reference, T_A = T_{MIN} to T_{MAX}, unless otherwise noted. Typical values are at T_A = +25°C.) (Note 1)$ | PARAMETER | SYMBOL | CONDITIONS | MIN | TYP | MAX | UNITS | | |-------------------------------------|-----------------------|--------------------------------------------------------------------------------------------------|-----------------|-----|-----|-------|--| | Positive High-Voltage Supply | V <sub>HVDD</sub> | | 5 | | 24 | V | | | Negative High-Voltage<br>Supply | V <sub>HVSS</sub> | | -24 | | -5 | V | | | High-Voltage Supply | V <sub>HV</sub> | V <sub>HVDD</sub> - V <sub>HVSS</sub> | 10 | | 48 | V | | | DVDD POR Threshold | V <sub>DVDD</sub> POR | Voltage rising | | 1.5 | | V | | | HVDD-HVSS<br>Undervoltage Threshold | _ | Voltage rising | | 1.5 | | V | | | Analog Supply Current | I <sub>AVDD</sub> | ADC sample rate is 11.52ksps, ADC mode is Continuous Single-Cycle. Single-ended Al1–Al12 at AGND | | 4.5 | | mA | | | Digital Supply Current | I <sub>DVDD</sub> | ADC sample rate is 11.52ksps, ADC mode is Continuous Single-Cycle. Single-ended AI1–AI12 at AGND | | 1.8 | | mA | | | High-Voltage Supply<br>Current | I <sub>HV</sub> | ADC sample rate is 11.52ksps, ADC mode is Continuous Single-Cycle. Single-ended AI1–AI12 at AGND | | 2.5 | | mA | | | Total Power | | ADC sample rate is 11.52ksps, ADC mode is Continuous Single-Cycle. Single-ended Al1–Al12 at AGND | e- 95.8<br>45.8 | | | mW | | | | | Al1–Al12 at AGND, V <sub>HVDD</sub> = 5V and V <sub>HVSS</sub> = -5V, all inputs are on | | | | | | | TIMING CHARACTERIST | rics | | | | | | | | SCLK Frequency | fsclk | All SPI transactions | | | 30 | MHz | | | SCLK Clock Period | t <sub>CP</sub> | All SPI transactions | 33 | | | ns | | | SCLK Pulse-Width High | tсн | All SPI transactions | 13 | | | ns | | | SCLK Pulse-Width Low | t <sub>CL</sub> | All SPI transactions | 13 | | | ns | | | CS Fall Setup Time | t <sub>CSS0</sub> | CS falling edge to 1st SCLK rising edge setup time | 7 | | | ns | | | CS Fall Hold Time | t <sub>CSH0</sub> | SCLK rising edge to $\overline{\text{CS}}$ falling edge hold time | 0 | | | ns | | | CS Rise Hold Time | t <sub>CSH1</sub> | SCLK falling edge to $\overline{\text{CS}}$ rising edge hold time | 3 | | | ns | | | CS Pulse-Width High | t <sub>CSW</sub> | Minimum CS pulse-width high | 150 | | | ns | | | SDI Setup Time | t <sub>DS</sub> | SDI setup time to SCLK rising edge | 5 | | | ns | | | SDI Hold Time | t <sub>DH</sub> | SDI hold time after SCLK rising edge | 5 | | | ns | | | SDO Transition Time | t <sub>DOT</sub> | SDO transition valid after SCLK falling edge | | | 20 | ns | | | SDO Hold Time | t <sub>DOH</sub> | Output remains valid after falling edge of SCLK | 2 | | | ns | | | SDO Disable Time | t <sub>DOD</sub> | $\overline{\text{CS}}$ rising edge to SDO disable, $C_{\text{LOAD}}$ = 20pF | | | 25 | ns | | Note 1: Limits are 100% tested at $T_A$ = +25°C, unless otherwise noted. Limits over the operating temperature range and relevant supply-voltage range are guaranteed by design and characterization. - **Note 2:** Offset error, gain error, INL error, TUE, and settling times are only guaranteed in the linear range. The minimum and maximum specification of the linear range are guaranteed through offset, gain, INL error, and TUE. - Note 3: Guaranteed by design and characterization. Not tested in production. - Note 4: FSR stands for full-scale range. It is 25V in single-ended mode and 50V in differential mode. Figure 1. SPI Write Timing (N = 24 when CRC is Disabled and N = 32 when CRC is Enabled) Figure 2. SPI Read Timing (N = 24 when CRC is Disabled and N = 32 when CRC is Enabled) ### **Typical Operating Characteristics** $(V_{AVDD} = V_{DVDD} = +3.3V, V_{HVDD} = +15V, V_{HVSS} = -15V, T_A = +25^{\circ}C, unless otherwise noted.)$ ### **Typical Operating Characteristics (continued)** $(V_{AVDD} = V_{DVDD} = +3.3V, V_{HVDD} = +15V, V_{HVSS} = -15V, T_A = +25$ °C, unless otherwise noted.) ### **Pin Configuration** ### **MAX22005** ### **Pin Description** | PIN | NAME | FUNCTION | |-------------|------|----------------| | ANALOG INPL | JTS | | | 1 | Al8 | Analog Input 8 | | 2 | AI7 | Analog Input 7 | | 3 | Al6 | Analog Input 6 | ### **Pin Description (continued)** | PIN | NAME | FUNCTION | |----------------|-----------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 4 | AI5 | Analog Input 5 | | 5 | Al4 | Analog Input 4 | | 6 | Al3 | Analog Input 3 | | 7 | Al2 | Analog Input 2 | | 8 | Al1 | Analog Input 1 | | 45 | Al12 | Analog Input 12 | | 46 | Al11 | Analog Input 11 | | 47 | Al10 | Analog Input 10 | | 48 | Al9 | Analog Input 9 | | POWER | | | | 9 | HVDD | Positive High-Voltage Power Supply for the Input Path, +5V to +24V. Bypass HVDD to AGND through a 1µF capacitor. | | 10 | HVSS | Negative High-Voltage Power Supply for the Input Path, -5V to -24V. Bypass HVSS to AGND through a 1µF capacitor. | | 11, 13, 29 | AGND | Analog Ground. Connect all AGND pins together. | | 12, 30 | AVDD | Analog Power Supply, 2.7V to 3.6V. Connect all AVDD together. Bypass each AVDD through a 1µF ceramic capacitor to AGND. | | 21, 31 | DVDD | Digital Power Supply, 2.7V to 3.6V. Connect all DVDD together. Bypass each DVDD pin through a 1µF ceramic capacitor to DGND. | | 24 | DGND | Digital Ground | | REFERENCE A | AND INTERFAC | E | | 14 | NR | Voltage Reference Noise Reduction. Bypass NR through a 1µF ceramic capacitor to AGND to improve wideband noise. | | 15, 16, 27, 28 | I.C. | Internally Connected. Connect to AGND for proper use. | | 17 | REF_ADC_E<br>XT | ADC External Voltage-Reference Input. Connect to AGND if not used. | | 18 | REF_OUT | Voltage Reference Output. Bypass REF_OUT through a (0.1µF 1µF) ceramic capacitor to AGND. | | 19 | REF_ADC | ADC Voltage Reference-Buffered Output. Bypass REF_ADC through a 4.7µF ceramic capacitor to AGND. | | 20 | SYNC | ADC Synchronization Input. SYNC resets the ADC modulator and digital filters. Connect SYNC of multiple MAX22005s in parallel to synchronize their ADCs to an external trigger and external clock. Connect SYNC to DGND if not used. | | 22 | BYP_ADC | 1.8V Sub-Regulator Output. Bypass BYP_ADC through a 220nF or larger capacitor to DGND. | | 23 | RST | Active-Low Reset Input. Keep RST high for normal operation. | | 25 | CLK | External Clock Input. Connect to DGND if not used. | | 26 | RDY | Active-Low Data Ready Output. $\overline{\text{RDY}}$ goes low when a new ADC conversion result is available in the data register. When a read operation of a full output word completes, $\overline{\text{RDY}}$ returns high. $\overline{\text{RDY}}$ is always driven. | | 32 | <u>cs</u> | Active-Low SPI Chip-Select Input | | 33 | SCLK | SPI Serial Clock Input | | 34 | SDO | SPI Serial Data Output | | 35 | SDI | SPI Serial Data Input | | | | | ### **Pin Description (continued)** | PIN | NAME | FUNCTION | |------------|-------|-----------------------| | GPIO PORTS | • | | | 37 | GPIO0 | General Purpose I/O 0 | | 38 | GPIO1 | General Purpose I/O 1 | | 39 | GPIO2 | General Purpose I/O 2 | | 40 | GPIO3 | General Purpose I/O 3 | | 41 | GPIO4 | General Purpose I/O 4 | | 42 | GPIO5 | General Purpose I/O 5 | | 43 | GPIO6 | General Purpose I/O 6 | | 44 | GPIO7 | General Purpose I/O 7 | ### **Detailed Description** The MAX22005 is an industrial-grade configurable analog-input solution. The MAX22005 offers twelve single-ended inputs, six pairs of adjacent differential inputs, or eight multifunctional differential pairs defined around four triplets of inputs. A triplet of inputs is shown in <a href="Figure 3">Figure 3</a>. The port INA would be the "common" input, while INC and the middle port, INB, would be the other two ports defining the triplet of inputs. The pairing of ports are illustrated in Figure 4. The inputs highlighted in yellow are the common inputs (COM). The MAX22005 provides a high-performance 24-bit delta-sigma ADC in the receive path. A high-performance decimation filter following the ADC provides a minimum of 87dB rejection for 50Hz/60Hz at select ADC data rates. The device includes a high-performance 5ppm/°C (max) voltage reference on-chip. However, external references can optionally be used. Figure 3. Input Port Triplet Figure 4. Input Ports Pairs #### **Modes of Operation** The MAX22005 offers the following modes of operation: - 12 single-ended analog inputs - 6 differential analog inputs - 8 multifunctional differential analog inputs Switching among those modes does not require changing the printed circuit board (PCB). The inputs can be configured for analog input-voltage mode (AIVM) or analog input-current mode (AICM). Current measurements by the MAX22005 rely on an external precision resistor to convert the current to voltage. For current measurements, one can use any odd channel input and its sense port. The integrated GPIO port can control an external analog switch to connect or disconnect the current-sense resistor electronically (refer to Figure 3). The external switches do not need to be accurate since the current measurement is performed differentially. We recommend $2.5\Omega$ low voltage CMOS switches. The MAX22005 supports two-wire configuration for all single-ended and differential inputs, and three-wire configuration for multifunctional differential inputs, which could be used, for example, for a resistance temperature detector (RTD) connection. Refer to <u>AN7413</u> for other possible configuration options. #### **Input Range Settings** To maintain best accuracy, the MAX22005 provides multiple voltage ranges for its inputs. <u>Table 1</u> summarizes available ranges. The nominal range specifies the range for the intended application. The linear range encompasses the nominal range, where performance specifications such as gain error, offset error, INL, PSRR, and CMRR are still guaranteed. Even wider, the full-scale range sets the conversion limits of the data converter. This extended range defines the input-voltage limits that can be converted without clipping the ADC. The MAX22005 sets the linear range at 105% of the nominal range, and the full-scale range at 125% of the nominal range. For example, for a $\pm 10$ V nominal range, the MAX22005 provides a linear range of $\pm 10.5$ V and a full-scale range of $\pm 12.5$ V. ### **Table 1. Input Ranges** | MODE | SETTING | NOMINAL | LINEAR | FULL SCALE | |------|---------|---------|--------|------------| | AIVM | ±12.5V | ±10V | ±10.5V | ±12.5V | | AICM | ±25mA | ±20mA | ±21mA | ±25mA | #### **Differential-Input Common-Mode Range** If the signal amplitude is less than the full-scale range of an input, the MAX22005 permits a greater input common-mode range. The maximum allowed input common-mode range is calculated as follows: $V_{CM} = 25 - V_{DIFF}$ where, $V_{CM}$ = Maximum input common-mode range V<sub>DIFF</sub> = Peak-to-peak input voltage #### Input-Voltage Rating All high-voltage analog inputs are $\pm 36$ V tolerant with respect to AGND. In general, the following scenario at an analog input is depicted in <u>Figure 5</u>. Every analog input must have a series $5k\Omega$ protection resistor. As long as the supply voltages at HVSS and HVDD are actively driven, the voltage at the MAX22005 input pin does not swing more than one diode voltage drop above HVDD or below HVSS. Since the series resistor limits the current, the diode voltage drop is small. If one of the DC-DC converter malfunctions and is no longer capable of sinking or sourcing current, then the resistive feedback network around the DC-DC converter can be used to effectively protect the input pin of the MAX22005. It is the engineer's responsibility to design the total resistance R<sub>PATH</sub> of the current path such that the voltages at the analog input pins of MAX22005 do not exceed their voltage ratings. Figure 5. Input Protection ### Supply Voltages and Power-Supply Sequencing The MAX22005 has three independent supplies: a low-voltage analog supply (AVDD, AGND), a low-voltage digital supply (DVDD, DGND), both specified at 2.7V to 3.6V, and an analog bipolar high-voltage supply (HVDD, HVSS for the input AFE). For the high-voltage AFE to operate properly, the $V_{HVSS}$ supply needs to be less than or below -5V and the $V_{HVDD}$ supply needs to be greater than or equal to 5V. For ±12V inputs, at least $V_{HVSS}$ = -15V and $V_{HVDD}$ = 15V are required. The three supplies pairs (AVDD/AGND, DVDD/DGND, HVDD/HVSS) can be powered up in any order. #### **Power-On Reset** The AVDD and DVDD supplies are monitored by power-on reset circuitry. The MAX22005 is held in a reset state until the AVDD and DVDD supplies have reached a certain threshold that allows safe operations without loss of data. Once this threshold is exceeded, the SPI interface and low-voltage circuitry are fully functional. The high-voltage supply is also constantly monitored. The MAX22005 needs only the AVDD and DVDD supplies to communicate over the SPI interface. With AVDD and DVDD powered, loss of the high-voltage supply is reported through the HVDD\_INT bit in the GEN\_INT register. #### **SPI Interface** An SPI interface allows communication of all important information between a microprocessor and the MAX22005. An optional CRC enhances confidence in the data communicated to and from the MAX22005. This feature, disabled by default after a hardware reset or power-up (but not a software reset), can be enabled or disabled at any time through the SPI interface. The SPI transactions are 40-bits long if CRC is enabled as shown in $\underline{\text{Table 2}}$ . If CRC is disabled, the SPI transactions are 32-bits long, as shown in $\underline{\text{Table 3}}$ . Table 2. SPI Transaction with CRC Enabled | BITS 39:33 | BIT 32 | BITS 31:8 | BITS 7:0 | |------------------|--------|----------------|----------| | Register Address | R/W | 24-bit Payload | CRC | #### Table 3. SPI Transaction with CRC Disabled | BITS 31:25 | BIT 24 | BITS 23:0 | |------------------|--------|----------------| | Register Address | R/W | 24-bit Payload | The MAX22005 implements the CRC-8/MAXIM algorithm with an 0x31 polynomial ( $x^8 + x^5 + x^4 + x^0$ ), the same polynomial that is used in Maxim's 1-wire® products. This CRC algorithm uses reflected input and output bytes (i.e., LSB first instead of MSB first on a byte basis; the byte order of the input sequence is not changed). The initial value is 0x00, and the output is reported as is without any XOR operation. This CRC can detect the following types of errors: - Any odd number of errors anywhere within the 32-bit number - All double-bit errors anywhere within the 32-bit number - Any cluster of errors that can be contained within an 8-bit window (1–8 bits incorrect) - Most large clusters of errors For write transactions, the CRC is calculated on the 32 bits that precede it, namely the 7-bit register address, 1-bit read or write control, and the 24-bit payload. Here are two examples of write operations: Write 0x00\_0F00 to register GEN\_CHNL\_CTRL: 0x06\_000F\_0011 Write 0x34 0000 to register CHNL CMD: 0x40 3400 00A0 For read transactions, the CRC sent by the MAX22005 back to the host is calculated on 32 bits made of the 8-bit header received from the host (register address and read control) and the 24 bits of payload. Here are two examples of read operations: Read the default value from register GEN\_CNFG: 0x05\_1000\_00CB Read the default value from register DCHNL STA: 0x43 0000 08AA CRC is disabled by default. Refer to AN27 for more details. #### **Watchdog Timer** The MAX22005 features a watchdog timer for additional security of losing communication with the host controller. The watchdog can be enabled in the GEN\_CNFG register (0x02) by setting the TMOUT\_EN bit and setting up the TMOUT\_CNFG, and TMOUT\_SEL[3:0] bits for a desired interrupt behavior and timeout duration. The interrupt is asserted on the INT pin and in TMOUT\_INT bit in the GEN\_INT register (0x07) if the duration between two properly formatted SPI transactions exceeds the timeout period. A properly formatted transaction is a transaction that has a minimum of 32 bits (if CRC is disabled) or 40 bits (if CRC is enabled). A properly formatted transaction is always accounted for at the end of the transaction. Refer to the Register Map descriptions for more information. #### **Product Tracking** The MAX22005 includes a 32-bit wide unique serial number used for device tracking (SERIAL[32:0] in registers GEN\_PROD and GEN\_REV). In addition, an eight-bit product ID that helps to distinguish different parts of the industrial I/O family (PROD\_ID[7:0] in register GEN\_PROD). The product ID can be decoded as follows: #### Table 4. Product ID | BIT 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |---------------------------|---|---|---|--------------|-------------|---|----------------| | Number of output Channels | | | 1 | Number of In | put Channel | S | RTD/TC Support | The MAX22005 can accept up to 12 input channels; the product ID is 0x18. The revision of the silicon is reflected in the eight-bit revision ID (REV\_ID[7:0] in register GEN\_REV). #### **Analog Input ADC** The analog input channels share one high-performance 24-bit delta-sigma analog-to-digital converter (ADC). The data rate is programmable from 1sps (samples per second) to 115.2ksps. The ADC can utilize either the internal 2.5V reference or an external reference. The ADC services a total of 26 input configurations, which are selectable through bits AI\_DCHNL\_SEL[4:0] in register GEN\_CHNL\_CTRL. <u>Table 5</u> summarizes the channel selection options. **Table 5. Input-Channel Configuration Selection** | AI_DCHNL_SEL[4:0] | INPUT CONFIGURATION | |-------------------|-------------------------------------------------------------------------------------| | 00000 | Input AI1 in single-ended mode (-12.5V to +12.5V range) | | 00001 | Input Al2 in single-ended mode (-12.5V to +12.5V range) | | 00010 | Input AI3 in single-ended mode (-12.5V to +12.5V range) | | 00011 | Input Al4 in single-ended mode (-12.5V to +12.5V range) | | 00100 | Input AI5 in single-ended mode (-12.5V to +12.5V range) | | 00101 | Input Al6 in single-ended mode (-12.5V to +12.5V range) | | 00110 | Input AI7 in single-ended mode (-12.5V to +12.5V range) | | 00111 | Input AI8 in single-ended mode (-12.5V to +12.5V range) | | 01000 | Input AI9 in single-ended mode (-12.5V to +12.5V range) | | 01001 | Input AI10 in single-ended mode (-12.5V to +12.5V range) | | 01010 | Input AI11 in single-ended mode (-12.5V to +12.5V range) | | 01011 | Input AI12 in single-ended mode (-12.5V to +12.5V range) | | 01100 | Inputs AI1–AI2 in differential mode (-25.0V to +25.0V range) | | 01101 | Inputs Al3–Al4 in differential mode (-25.0V to +25.0V range) | | 01110 | Inputs AI5–AI6 in differential mode (-25.0V to +25.0V range) | | 01111 | Inputs AI7–AI8 in differential mode (-25.0V to +25.0V range) | | 10000 | Inputs Al9–Al10 in differential mode (-25.0V to +25.0V range) | | 10001 | Inputs AI11–AI12 in differential mode (-25.0V to +25.0V range) | | 10010 | Inputs AI1(COM)–AI2 in multifunctional differential mode (-25.0V to +25.0V range) | | 10011 | Inputs AI1(COM)–AI3 in multifunctional differential mode (-25.0V to +25.0V range) | | 10100 | Inputs Al4(COM)–Al5 in multifunctional differential mode (-25.0V to +25.0V range) | | 10101 | Inputs Al4(COM)–Al6 in multifunctional differential mode (-25.0V to +25.0V range) | | 10110 | Inputs AI7(COM)–AI8 in multifunctional differential mode (-25.0V to +25.0V range) | | 10111 | Inputs AI7(COM)–AI9 in multifunctional differential mode (-25.0V to +25.0V range) | | 11000 | Inputs Al10(COM)–Al11 in multifunctional differential mode (-25.0V to +25.0V range) | | 11001 | Inputs Al10(COM)–Al12 in multifunctional differential mode (-25.0V to +25.0V range) | The ADC results are stored in register DCHNL\_DATA in two's complement format. <u>Table 6</u> summarizes the ADC output codes and corresponding input voltages. **Table 6. Input-Channel Limit Values and Codes** | AI_DCHNL_SEL[4:0] | INPUT CHANNEL | ADC CODE<br>0x800000<br>(-8388608) (V) | ADC CODE<br>0x000000<br>(0) (V) | ADC CODE<br>0x7FFFF<br>(+8388607) (V) | |-------------------|------------------|----------------------------------------|---------------------------------|---------------------------------------| | 00000 | Al1 single-ended | -12.5 | 0 | +12.5 | | 00001 | Al2 single-ended | -12.5 | 0 | +12.5 | | 00010 | Al3 single-ended | -12.5 | 0 | +12.5 | | 00011 | Al4 single-ended | -12.5 | 0 | +12.5 | | 00100 | Al5 single-ended | -12.5 | 0 | +12.5 | | 00101 | Al6 single-ended | -12.5 | 0 | +12.5 | | 00110 | AI7 single-ended | -12.5 | 0 | +12.5 | Table 6. Input-Channel Limit Values and Codes (continued) | AI_DCHNL_SEL[4:0] | INPUT CHANNEL | ADC CODE<br>0x800000<br>(-8388608) (V) | ADC CODE<br>0x000000<br>(0) (V) | ADC CODE<br>0x7FFFFF<br>(+8388607) (V) | |-------------------|---------------------------------------------|----------------------------------------|---------------------------------|----------------------------------------| | 00111 | Al8 single-ended | -12.5 | 0 | +12.5 | | 01000 | Al9 single-ended | -12.5 | 0 | +12.5 | | 01001 | Al10 single-ended | -12.5 | 0 | +12.5 | | 01010 | Al11 single-ended | -12.5 | 0 | +12.5 | | 01011 | Al12 single-ended | -12.5 | 0 | +12.5 | | 01100 | Al1–Al2 differential | -25.0 | 0 | +25.0 | | 01101 | Al3-Al4 differential | -25.0 | 0 | +25.0 | | 01110 | Al5-Al6 differential | -25.0 | 0 | +25.0 | | 01111 | AI7-AI8 differential | -25.0 | 0 | +25.0 | | 10000 | AI9-AI10 differential | -25.0 | 0 | +25.0 | | 10001 | AI11-AI12 differential | -25.0 | 0 | +25.0 | | 10010 | AI1(COM)–AI2 multifunctional differential | -25.0 | 0 | +25.0 | | 10011 | AI1(COM)–AI3 multifunctional differential | -25.0 | 0 | +25.0 | | 10100 | AI4(COM)–AI5 multifunctional differential | -25.0 | 0 | +25.0 | | 10101 | Al4(COM)–Al6 multifunctional differential | -25.0 | 0 | +25.0 | | 10110 | AI7(COM)-AI8 multifunctional differential | -25.0 | 0 | +25.0 | | 10111 | AI7(COM)–AI9 multifunctional differential | -25.0 | 0 | +25.0 | | 11000 | AI10(COM)–AI11 multifunctional differential | -25.0 | 0 | +25.0 | | 11001 | AI10(COM)–AI12 multifunctional differential | -25.0 | 0 | +25.0 | The mode of operation is selected using the DCHNL\_MODE[1:0] bits in register DCHNL\_CMD. By default, the ADC is in standby mode to reduce the overall power consumption. The delta-sigma modulator is followed by a chain of high-performance digital filters, consisting of a fifth-order SINC filter, an averaging filter, and a fourth-order SINC filter, depending on the data rate chosen. Several data rates offer at least 75dB of 50Hz or 60Hz suppression. The ADC offers three conversion modes of operation: continuous mode, single-cycle mode, and continuous single-cycle mode. In **continuous mode**, the ADC operates continuously at the selected sample rate. Based on the data rate, the digital filter requires up to five output samples to settle. This mode is used when data from a single channel is collected, and a high sample rate is desired. **Single-cycle mode** offers a single-cycle no-latency conversion, after which the ADC goes back into standby mode. This mode is used when single measurements on several channels are made, and a moderate sample rate is required. In **continuous single-cycle mode** the ADC performs continuous no-latency conversions at the selected rate. This mode is used if continuous monitoring of one channel is required, but settling of the digital filters should be masked. This is useful in the case if a quick settling after a change in the input is desired, but the increased data rate in continuous mode is not required. The modes of operation are selected using bits SCYCLE and CONTSC in register DCHNL\_CTRL1. Continuous mode and continuous single-cycle mode can be exited by changing the DCHNL\_MODE[1:0] bits in register DCHNL\_CMD to standby mode. In addition, any change to the input channel selection (bits Al\_DCHNL\_SEL[4:0] in register GEN\_CHNL\_CTRL), the ADC control registers (DCHNL\_CTRL1, DCHNL\_CTRL2) also abort any ongoing continuous conversion and return the ADC to standby mode. The available data rates are selected by setting bits DCHNL\_RATE[3:0] in register DCHNL\_CMD. <u>Table 7</u> summarizes the data rates that are available in continuous mode. The data rates in bold offer 50Hz and/or 60Hz suppression in excess of 75dB. Note that system calibration correction cannot be selected for the highest data rate. Table 7. Selection of Data Rates for Continuous Conversion | DCHNL_RATE[3:0] | DATA RATE (SPS) | EFFECTIVE NUMBER OF BITS | |-----------------|-----------------|--------------------------| | 0000 | 5 | 21 | | 0001 | 10 | 21 | | 0010 | 15 | 21 | | 0011 | 30 | 20 | | 0100 | 50 | 20 | | 0101 | 60 | 20 | | 0110 | 225 | 19 | | 0111 | 450 | 19 | | 1000 | 900 | 19 | | 1001 | 1800 | 18 | | 1010 | 3600 | 18 | | 1011 | 7200 | 18 | | 1100 | 14400 | 17 | | 1101 | 28800 | 17 | | 1110 | 57600 | 17 | | 1111 | 115200 (Note) | 16 | **Note:** System calibration is not supported with the highest data rate. <u>Table 8</u> shows the data rates available in single-cycle mode. Operation in single-cycle mode requires an overhead at the beginning of a conversion to allow the analog front-end of the ADC to settle. In addition, time is required to process the raw modulator output. The nominal data rate is shown in <u>Table 8</u>, as it is an indication of the sampling period of the input signal. The actual data rate depends on whether system calibration is used or not, as the computational overhead is different in the two cases. The data rates in bold offer 50Hz and/or 60Hz suppression in excess of 75dB. **Table 8. Selection of Data Rates for Single-Cycle Conversion** | DCHNL_RATE[3:0] | NOMINAL DATA<br>RATE (sps) | ACTUAL DATA<br>RATE (sps) | ACTUAL DATA RATE PLUS SYSTEM CALIBRATION (sps) | EFFECTIVE<br>NUMBER OF BITS | |-----------------|----------------------------|---------------------------|------------------------------------------------|-----------------------------| | 0000 | 1 (0.9955) | 1 (0.9955) | 1 (0.9955) | 21 | | 0001 | 2.5 | 2.5 | 2.5 | 21 | | 0010 | 5 | 5 | 5 | 21 | | 0011 | 10 | 10 | 10 | 20 | | 0100 | 12.5 | 12.5 | 12.5 | 20 | | 0101 | 15 | 15 | 15 | 20 | | 0110 | 50 | 50 | 50 | 19 | | 0111 | 60 | 60 | 60 | 19 | | 1000 | 150 | 150 | 150 | 19 | | 1001 | 300 | 299 | 298 | 18 | | 1010 | 900 | 891 | 886 | 18 | | 1011 | 1800 | 1772 | 1752 | 18 | | 1100 | 2880 | 2810 | 2759 | 17 | | 1101 | 5760 | 5486 | 5297 | 17 | | 1110 | 11520 | 10473 | 9804 | 17 | | 1111 | 23040 | 19200 | 17067 | 16 | <u>Table 9</u> shows the data rates available in single-cycle continuous mode. The single-cycle continuous mode operation is similar to single-cycle mode, but the overhead is slightly different, and therefore the actual data rates differ slightly as well. Again, the data rates in bold offer 50Hz and/or 60Hz suppression in excess of 75dB. Table 9. Selection of Data Rates for Single-Cycle Continuous Conversion | DCHNL_RATE[3:0] | NOMINAL DATA<br>RATE (sps) | ACTUAL DATA<br>RATE (sps) | ACTUAL DATA RATE PLUS SYSTEM CALIBRATION (sps) | EFFECTIVE<br>NUMBER OF BITS | |-----------------|----------------------------|---------------------------|------------------------------------------------|-----------------------------| | 0000 | 1 (0.9955) | 1 (0.9955) | 1 (0.9955) | 21 | | 0001 | 2.5 | 2.5 | 2.5 | 21 | | 0010 | 5 | 5 | 5 | 21 | | 0011 | 10 | 10 | 10 | 20 | | 0100 | 12.5 | 12.5 | 12.5 | 20 | | 0101 | 15 | 15 | 15 | 20 | | 0110 | 50 | 50 | 50 | 19 | | 0111 | 60 | 60 | 60 | 19 | | 1000 | 150 | 150 | 150 | 19 | | 1001 | 300 | 299 | 299 | 18 | | 1010 | 900 | 892 | 887 | 18 | | 1011 | 1800 | 1776 | 1755 | 18 | | 1100 | 2880 | 2818 | 2768 | 17 | | 1101 | 5760 | 5519 | 5327 | 17 | | 1110 | 11520 | 10593 | 9910 | 17 | | 1111 | 23040 | 19609 | 17389 | 16 | The ADC offers a status bit to signal an overrange condition. If the output of the digital filter overflows, bit DOR in register DCHNL\_STA is set to logic high. In this case, the digital output is set to 0x7FFFFF if a positive overflow occurs, or to 0x800000 if a negative overflow occurs. #### **Analog Input Offset and Gain Error Calibration** #### **System Calibration** The MAX22005 is factory calibrated to satisfy its TUE specification. However, the user is able to perform their own system-level calibration to eliminate gain and offset errors of the entire analog input signal chain, including board level components. A two-point measurement algorithm can be used to calculate and correct the system level offset and gain error. Separate pairs of offset and gain correction registers are provided in the MAX22005 for each of the 26 input configurations. The two-point calibration to calculate both gain and offset coefficients is depicted in <a href="Figure 6">Figure 6</a>. Refer to <a href="AN7449">AN7449</a> "MAX22005 User Calibration Guide" for more information. Before attempting a user/system calibration, the offset and gain calibration registers (DCHNL\_N\_SOC and DCHNL N SGC) of the respective channel should be set to 0x00 0000 and 0xC0 0000, respectively. Two input voltages $V_1$ and $V_2$ that are close to the application full-scale range must be applied, and the corresponding digital output codes $C_1$ and $C_2$ , respectively, are recorded. Figure 6. Two Point System Calibration The gain A of the input channel can then be calculated as follows: $$A = \frac{(\frac{C_1 - C_2}{2^{24}}) \times V_{FSR}}{(V_1 - V_2)}$$ where $V_{FSR}$ is the full-scale range of the input channel selected. The full-scale range for each channel is shown in <u>Table 10</u>. **Table 10. Full-Scale Range of Input Channels** | AI_DCHNL_SEL[4:0] | INPUT CHANNEL | FULL_SCALE<br>RANGE V <sub>FSR</sub><br>(V) | DIGITAL GAIN<br>A <sub>DIG</sub> | DIGITAL SIGN<br>S <sub>DIG</sub> | |-------------------|------------------|---------------------------------------------|----------------------------------|----------------------------------| | 00000 | Al1 single-ended | 25 | 2 | +1 | | 00001 | Al2 single-ended | 25 | 2 | -1 | | 00010 | Al3 single-ended | 25 | 2 | -1 | | 00011 | Al4 single-ended | 25 | 2 | +1 | | 00100 | Al5 single-ended | 25 | 2 | +1 | | 00101 | Al6 single-ended | 25 | 2 | -1 | Table 10. Full-Scale Range of Input Channels (continued) | 00110 | AI7 single-ended | 25 | 2 | +1 | |-------|---------------------------------------------|----|---|----| | 00111 | Al8 single-ended | 25 | 2 | -1 | | 01000 | Al9 single-ended | 25 | 2 | -1 | | 01001 | Al10 single-ended | 25 | 2 | +1 | | 01010 | Al11 single-ended | 25 | 2 | +1 | | 01011 | Al12 single-ended | 25 | 2 | -1 | | 01100 | Al1–Al2 differential | 50 | 2 | +1 | | 01101 | AI3-AI4 differential | 50 | 2 | -1 | | 01110 | AI5–AI6 differential | 50 | 2 | +1 | | 01111 | AI7–AI8 differential | 50 | 2 | +1 | | 10000 | Al9-Al10 differential | 50 | 2 | -1 | | 10001 | Al11–Al12 differential | 50 | 2 | +1 | | 10010 | Al1(COM)–Al2 multifunctional differential | 50 | 2 | +1 | | 10011 | Al1(COM)–Al3 multifunctional differential | 50 | 2 | +1 | | 10100 | Al4(COM)–Al5 multifunctional differential | 50 | 2 | +1 | | 10101 | Al4(COM)–Al6 multifunctional differential | 50 | 2 | +1 | | 10110 | AI7(COM)–AI8 multifunctional differential | 50 | 2 | +1 | | 10111 | AI7(COM)–AI9 multifunctional differential | 50 | 2 | +1 | | 11000 | AI10(COM)–AI11 multifunctional differential | 50 | 2 | +1 | | 11001 | AI10(COM)–AI12 multifunctional differential | 50 | 2 | +1 | The gain calibration coefficient can now be calculated by dividing the default gain calibration coefficient by the calculated gain: gain calibration coefficient = 1.5/A. The result is expressed in unsigned binary format with a fraction length of 23 bits and loaded into the appropriate DCHNL\_N\_SGC register. The input-referred offset can be calculated as $$V_{\text{OFFSET}} = \frac{C_1 \times V_{\text{FSR}}}{2^{24}} - A \times V_1$$ In order to calculate the offset calibration coefficient, the digital gain $A_{DIG}$ and the sign $S_{DIG}$ of the signal chain needs to be taken into account. Both gain and sign are summarized in <u>Table 9</u>. With this information the offset calibration coefficient DCHNL\_N\_SOC can be calculated as follows: $$DCHNL\_N\_SOC = \left(C_1 - A \times \frac{V_1}{V_{\text{FSR}}} \times 2^{24}\right) \times \frac{S_{\text{DIG}}}{1.5 \times A_{\text{DIG}}}$$ The resulting value of DCHNL N SOC must be expressed in two's complement format. The calculated calibration coefficients are stored in registers DCHNL\_N\_SOC for the offset calibration coefficient, and DCHNL\_N\_SGC for the gain calibration coefficient, respectively. These registers are selectable using indirect addressing (see the DCHNL\_N\_SEL register). By default, the raw ADC output data is corrected using the system gain and offset calibration coefficients. However, the correction can be disabled using bits NOSYSG and NOSYSO bits in register DCHNL CTRL2. #### **ADC Software Reset** The host can issue a software reset to restore the default state of the ADC. A software reset sets the DCHNL\_ registers back into their default states and resets the internal state machines. However, a software reset does not execute the complete power-on reset or hardware reset sequence. A software reset is, thus, not effective if e.g., the SPI interface does not respond. Two SPI transactions are required to issue a software reset: first, bit DCHNL\_PD in register DCHNL\_CTRL1 must be set to logic high (reset). Then a write transaction to register DCHNL\_CMD must be issued with DCHNL\_MODE[1:0] set to '01' To confirm the completion of the reset operation, bits PDSTAT[1:0] in register DCHNL\_STA must be monitored. While the ADC is in its reset phase, PDSTAT[1:0] is set to '11' (reset). After the reset operation is complete, PDSTAT[1:0] is set to '10' (standby). It is usually not required to monitor the reset ('11') state. Polling for standby mode ('10') is sufficient. ### ADC RDY (Data Ready) Output RDY indicates the ADC conversion status and the availability of the conversion result. When RDY is low, a conversion result is available. When RDY is high, a conversion is in progress, and the data for the current conversion is not available. RDY is driven high after a complete read of the DCHNL\_DATA register. If the data is read after each sample becomes available, RDY transitions from high-to-low at the output data rate. If the previous data was not read, then RDY transitions from low-to-high approximately 0.5µs before new data becomes available. A falling edge on RDY then indicates the availability of new data. In continuous mode, RDY remains high for the first four conversion results and on the 5th result, RDY goes low to indicate valid data. Figure 7. RDY Output Timing, a) Single-Cycle Mode, b) Continuous Single-Cycle Mode, c) Continuous Conversion Mode ### **ADC Conversion Synchronization Using the SYNC Pin** The MAX22005 incorporates a highly stable internal oscillator, providing a nominal system clock of 7.3728MHz (8.192MHz x 0.9) for both analog and digital timing. Optionally, a highly stable external clock can be used. The SYNC pin, ideally in conjunction with an external clock, can be used to synchronize the data conversions to external events. Although the synchronization method also works with an internal clock, resynchronization is inevitable due to local oscillators with limited frequency accuracy. A highly stable external clock that can be shared by multiple MAX22005s allows for much longer time intervals without the requirement of resynchronization. Set bit SYNC\_MODE in register DCHNL\_CTRL2 to logic high to enable external synchronization mode. Also, SCYCLE in register DCHNL\_CTRL1 must be set to logic zero, as SYNC\_MODE is operational only for the continuous conversion mode. Optionally, set bit EXTCLK in register DCHNL\_CTRL2 to logic high to use a highly accurate external clock signal. The synchronization mode is used to detect if the current conversions are synchronized to a continuous-pulse signal with a period greater than the data rate. The pulse-width of the synchronization signal is not critical, as only the rising edge of the synchronization pulse is used as a timing reference. The pulse-width, however, must be longer than 300ns if the internal clock source is used, and longer than twice the clock period if an external clock source is used. In addition, the low time of the SYNC signal between consecutive SYNC pulses must be longer than 300ns if the internal clock source is used, and longer than twice the clock period if an external clock source is used. Ideally, the frequency of the synchronization signal is an integer multiple of the conversion rate. The synchronization mode records the number of ADC clock cycles between a falling edge of RDY and the rising edge of the SYNC pulse. At the following SYNC pulse, the number of ADC clock cycles between a falling edge of RDY and the rising edge of the SYNC pulse is evaluated again and compared to the recorded value. If the new number of ADC clock cycles differs by more than one from the recorded value, the conversion in progress is stopped, the digital filter contents are reset, and a new conversion starts. As the digital filter is reset, the full digital filter latency is required before valid results are available. If the new ADC clock count is within the ±1 count limit, the conversions continue uninterrupted. <u>Figure 8</u> shows the timing relationship between the MAX22005 ADC clock and the SYNC signal. Due to startup delays, any SYNC pulses before the first falling edge of $\overline{RDY}$ are ignored. The first rising edge on the SYNC pin after a falling edge of $\overline{RDY}$ establishes the relationship between the SYNC signal and the conversion timing. Figure 8. SYNC Input Timing #### **Hardware Reset** The MAX22005 features an active-low $\overline{RST}$ pin to perform a hardware reset. Pulling the $\overline{RST}$ pin low reconfigures all registers to the power-on reset state. All analog inputs are disconnected. Any ADC conversion in progress is stopped, and the digital filters are reset. When $\overline{RST}$ goes back to logic "1," the part behaves the same way as when power is first applied. ### **Register Map** ### **MAX22005 Register Map** | ADDRESS | 5 Register Wap | MCD | | | | | | | LCD | | |------------|--------------------------|-----------------------|---------|----------------|----------------|-------------------|----------------|-----------------|---------------|--| | | NAME | MSB | | | | | | | LSB | | | GEN Regist | 1 | | | | DDOD | ID[7:0] | | | | | | 000 | GEN_PROD[23:16] | | | | | _ID[7:0] | | | | | | 0x00 | GEN_PROD[15:8] | | | | | MSB[15:8] | | | | | | | GEN_PROD[7:0] | | | | | MSB[7:0] | | | | | | 0.04 | GEN_REV[23:16] | REV_ID[7:0] | | | | | | | | | | 0x01 | GEN_REV[15:8] | SERIAL_LSB[15:8] | | | | | | | | | | | GEN_REV[7:0] | | | 400055 | SERIAL_ | LSB[7:0] | | | | | | | GEN_CNFG[23:16] | CRC_EN | - | ADCREF<br>_SEL | _ | - | - | - | - | | | 0x02 | GEN_CNFG[15:8] | - | _ | - | _ | - | _ | _ | - | | | | GEN_CNFG[7:0] | _ | _ | TMOUT_<br>EN | TMOUT_<br>CNFG | | TMOUT_ | SEL[3:0] | | | | | GEN_CHNL_CTRL[23:1<br>6] | AIP_TE | ST[1:0] | AIN_TE | ST[1:0] | _ | _ | _ | _ | | | 0x03 | GEN_CHNL_CTRL[15:8] | _ | _ | _ | | AI_DCHNL_SEL[4:0] | | | | | | | GEN_CHNL_CTRL[7:0] | - | - | - | - | - | - | - | - | | | | GEN_GPIO_CTRL[23:1<br>6] | GPIO_EN[7:0] | | | | | | | | | | - | GEN_GPIO_CTRL[15:8 | GPIO_DIR[7:0] | | | | | | | | | | | GEN_GPIO_CTRL[7:0] | GPO_DATA[7:0] | | | | | | | | | | | GEN_GPI_INT[23:16] | GPI_POS_EDGE_INT[7:0] | | | | | | | | | | 0x05 | GEN GPI INT[15:8] | GPI_NEG_EDGE_INT[7:0] | | | | | | | | | | | GEN_GPI_INT[7:0] | _ | _ | _ | _ | _ | _ | _ | _ | | | | GEN_GPI_DATA[23:16] | | | GPI | POS_EDG | E_INT_STA | [7:0] | | | | | 0x06 | GEN_GPI_DATA[15:8] | | | GPI | NEG_EDG | E_INT_STA | [7:0] | | | | | | GEN_GPI_DATA[7:0] | | | | GPI_DA | ATA[7:0] | | | | | | | GEN_INT[23:16] | - | _ | _ | _ | _ | - | _ | - | | | 0x07 | GEN_INT[15:8] | - | _ | _ | _ | _ | _ | TMOUT_<br>INT | _ | | | | GEN_INT[7:0] | HVDD_I<br>NT | _ | _ | _ | _ | CNFG_I<br>NT | CRC_IN<br>T | GPI_INT | | | | GEN_INTEN[23:16] | _ | _ | _ | _ | _ | _ | _ | _ | | | 0x08 | GEN_INTEN[15:8] | _ | _ | _ | _ | _ | _ | TMOUT_<br>INTEN | _ | | | | GEN_INTEN[7:0] | HVDD_I<br>NTEN | _ | _ | _ | _ | CNFG_I<br>NTEN | CRC_IN<br>TEN | GPI_INT<br>EN | | | _ | GEN_PWR_CTRL[23:1<br>6] | _ | _ | _ | _ | GEN_PD | _ | GEN_RS<br>T | _ | | | 0x09 | GEN_PWR_CTRL[15:8] | - | _ | _ | _ | _ | _ | _ | - | | | | GEN_PWR_CTRL[7:0] | _ | _ | _ | _ | _ | _ | _ | _ | | | ADDRESS | NAME | MSB | | | | | | | LSB | | |-----------|--------------------|-------------------|--------|-----------------------|--------------|-----------------|------------|--------|------------|--| | DCHNL Reg | gisters | | | | | | | | | | | | DCHNL_CMD[23:16] | _ | _ | DCHNL_N | /ODE[1:0] | DCHNL_RATE[3:0] | | | | | | 0x20 | DCHNL_CMD[15:8] | _ | _ | _ | _ | _ | _ | _ | _ | | | | DCHNL_CMD[7:0] | - | _ | _ | _ | _ | _ | _ | _ | | | | DCHNL_STA[23:16] | - | - | - | - | - | - | - | _ | | | 0x21 | DCHNL_STA[15:8] | _ | REFDET | _ | _ | - | _ | DOR | _ | | | | DCHNL_STA[7:0] | | RATI | E[3:0] | | PDSTA | AT[1:0] | MSTAT | RDY | | | | DCHNL_CTRL1[23:16] | _ | _ | _ | DCHNL_<br>PD | _ | _ | SCYCLE | CONTS<br>C | | | 0x22 | DCHNL_CTRL1[15:8] | - | - | _ | - | - | - | - | _ | | | | DCHNL_CTRL1[7:0] | - | _ | - | - | - | - | - | - | | | | DCHNL_CTRL2[23:16] | EXTCLK | _ | SYNC_M<br>ODE | _ | NOSYS<br>G | NOSYS<br>O | _ | _ | | | 0x23 | DCHNL_CTRL2[15:8] | - | _ | - | - | - | - | - | _ | | | | DCHNL_CTRL2[7:0] | - | _ | _ | - | - | - | - | _ | | | | DCHNL_DATA[23:16] | DCHNL_DATA[23:16] | | | | | | | | | | 0x24 | DCHNL_DATA[15:8] | | | | DCHNL_C | ATA[15:8] | | | | | | | DCHNL_DATA[7:0] | | | | DCHNL_[ | DATA[7:0] | | | | | | | DCHNL_N_SEL[23:16] | - | _ | _ | _ | - | _ | _ | - | | | | DCHNL_N_SEL[15:8] | - | _ | _ | _ | _ | _ | _ | _ | | | 0x25 | DCHNL_N_SEL[7:0] | _ | _ | DCHNL_<br>OTP_SE<br>L | | DCH | INL_N_SEL | .[4:0] | | | | | DCHNL_N_SOC[23:16] | | | | DCHNL_N_ | SOC[23:16] | | | | | | 0x26 | DCHNL_N_SOC[15:8] | | | | DCHNL_N | SOC[15:8] | | | | | | | DCHNL_N_SOC[7:0] | | | | DCHNL_N | _SOC[7:0] | | | | | | | DCHNL_N_SGC[23:16] | | | | DCHNL_N_ | SGC[23:16] | | | | | | 0x27 | DCHNL_N_SGC[15:8] | | | | DCHNL_N | _SGC[15:8] | | | | | | | DCHNL_N_SGC[7:0] | | | | DCHNL_N | _SGC[7:0] | | | | | ### **Register Details** ### GEN\_PROD (0x0) | BIT | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | | |----------------|-----------|--------------|----|----------|-----------|----|----|----|--|--| | Field | | PROD_ID[7:0] | | | | | | | | | | Reset | | 0x18 | | | | | | | | | | Access<br>Type | Read Only | | | | | | | | | | | BIT | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | | | Field | | • | | SERIAL_N | MSB[15:8] | | • | | | | | Reset | | | | 0x2 | XX | | | | | | | Access<br>Type | | Read Only | | | | | | | | | | BIT | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | |----------------|---|-----------------|---|------|------|---|---|---|--|--| | Field | | SERIAL_MSB[7:0] | | | | | | | | | | Reset | | 0xXX | | | | | | | | | | Access<br>Type | | | | Read | Only | | | | | | | BITFIELD | BITS | DESCRIPTION | |------------|-------|------------------------------------------------------------------------| | PROD_ID | 23:16 | 8-bit product ID code | | SERIAL_MSB | 15:0 | The most significant 16-bits of a 32-bit code unique to each MAX22005. | ### GEN REV (0x1) | BIT | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | | |----------------|----|-------------|----|---------|-----------|----|----|----|--|--| | Field | | REV_ID[7:0] | | | | | | | | | | Reset | | 0x00 | | | | | | | | | | Access<br>Type | | Read Only | | | | | | | | | | BIT | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | | | Field | | | • | SERIAL_ | LSB[15:8] | | | | | | | Reset | | | | 0x | XX | | | | | | | Access<br>Type | | | | Read | l Only | | | | | | | BIT | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | Field | | | | SERIAL_ | LSB[7:0] | 1 | | | | | | Reset | | 0xXX | | | | | | | | | | Access<br>Type | | | | Read | Only | | | | | | | BITFIELD | BITS | DESCRIPTION | |------------|-------|-------------------------------------------------------------------------| | REV_ID | 23:16 | 8-bit revision ID code | | SERIAL_LSB | 15:0 | The least significant 16-bits of a 32-bit code unique to each MAX22005. | ### GEN\_CNFG (0x2) If an ADC conversion is in progress, every write to bit ADCREF\_SEL aborts the ADC conversion unless the write transaction does not result in a change of the content of ADCREF\_SEL. | BIT | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | |----------------|-------------|----|----------------|----|----|----|----|----| | Field | CRC_EN | - | ADCREF_S<br>EL | - | _ | _ | - | _ | | Reset | 0b0 | - | 0b0 | - | - | - | _ | - | | Access<br>Type | Write, Read | - | Write, Read | - | _ | - | _ | _ | | BIT | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | Field | _ | _ | - | _ | _ | _ | _ | _ | | Reset | _ | _ | _ | _ | _ | _ | _ | _ | | Access<br>Type | - | - | - | - | _ | - | _ | _ | | BIT | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |----------------|---|---|-------------|----------------|----------------|---|---|---| | Field | - | - | TMOUT_EN | TMOUT_C<br>NFG | TMOUT_SEL[3:0] | | | | | Reset | _ | _ | 0b0 | 0b0 | 0x0 | | | | | Access<br>Type | _ | - | Write, Read | Write, Read | Write, Read | | | | | BITFIELD | BITS | DESCRIPTION | DECODE | |----------------|------|----------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | CRC_EN | 23 | CRC checker enable | 0b0: CRC checker disabled<br>0b1: CRC checker enabled | | ADCREF_SE<br>L | 21 | ADC voltage reference | 0b0: Internal voltage reference<br>0b1: External voltage reference | | TMOUT_EN | 5 | Timeout enable | 0b0: Timeout disabled 0b1: Timeout enabled | | TMOUT_CN<br>FG | 4 | Timeout configuration | 0b0: When the timeout period expires, TMOUT_INT is asserted. 0b1: When the timeout period expires, TMOUT_INT is asserted, and the register field GPIO_EN[7:0] is reset, which disables all GPIO ports. | | TMOUT_SEL | 3:0 | Timeout duration selection | 0x0: 100ms 0x1: 200ms 0x2: 300ms 0x3: 400ms 0x4: 500ms 0x5: 600ms 0x6: 700ms 0x7: 800ms 0x8: 900ms 0x9: 1.0s 0xA: 1.1s 0xB: 1.2s 0xC: 1.3s 0xD: 1.4s 0xE: 1.5s 0xF: 1.6s | ### **GEN\_CHNL\_CTRL (0x3)** If an ADC conversion is in progress, every write to bits AI\_DCHNL\_SEL[4:0] aborts the ADC conversion unless the write transaction does not result in a change of the content of AI\_DCHNL\_SEL[4:0]. | BIT | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | |----------------|--------|---------|-------------|-------------|-----|-------------|------|----| | Field | AIP_TE | ST[1:0] | AIN_TE | ST[1:0] | _ | _ | - | _ | | Reset | 0) | 0x0 | | x0 | _ | _ | - | _ | | Access<br>Type | Write, | Read | Write, Read | | _ | _ | _ | _ | | BIT | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | Field | _ | - | - | | Al_ | DCHNL_SEL[4 | 1:0] | | | Reset | _ | - | - | 0x00 | | | | | | Access<br>Type | _ | ı | _ | Write, Read | | | | | | BIT | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |----------------|---|---|---|---|---|---|---|---| | Field | _ | _ | _ | _ | _ | _ | _ | _ | | Reset | _ | _ | _ | _ | _ | _ | _ | _ | | Access<br>Type | _ | _ | _ | _ | - | _ | - | - | | BITFIELD | BITS | DESCRIPTION | DECODE | |------------------|-------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | AIP_TEST | 23:22 | Diagnostic switches for Al1, Al4, Al5, Al7, Al10, and Al11 | 0x0: Diagnostic disabled 0x1: 2MΩ resistor to AGND 0x2: 2MΩ resistor to HVDD 0x3: 2MΩ resistor to both HVDD and AGND | | AIN_TEST | 21:20 | Diagnostic switches for Al2, Al3, Al6, Al8, Al9, and Al12 | 0x0: Diagnostic disabled 0x1: 2MΩ resistor to AGND 0x2: 2MΩ resistor to HVDD 0x3: 2MΩ resistor to both HVDD and AGND | | AI_DCHNL_<br>SEL | 12:8 | Analog-input configuration selection If the host attempts to write a reserve state to this field, a configuration interrupt is issued (CNFG_INT) and the register field remains unchanged; thus, reflecting the last valid configuration selection. | 0x0: Al1 single-ended 0x1: Al2 single-ended 0x2: Al3 single-ended 0x3: Al4 single-ended 0x4: Al5 single-ended 0x5: Al6 single-ended 0x6: Al7 single-ended 0x7: Al8 single-ended 0x7: Al8 single-ended 0x8: Al9 single-ended 0x8: Al9 single-ended 0x9: Al10 single-ended 0x9: Al10 single-ended 0xA: Al11 single-ended 0xB: Al12 single-ended 0xC: Al1-Al2 differential 0xD: Al3-Al4 differential 0xE: Al5-Al6 differential 0x10: Al9-Al10 differential 0x11: Al11-Al12 differential 0x12: Al1(COM)-Al2 multifunctional differential 0x13: Al1(COM)-Al3 multifunctional differential 0x14: Al4(COM)-Al6 multifunctional differential 0x15: Al4(COM)-Al8 multifunctional differential 0x16: Al7(COM)-Al9 multifunctional differential 0x17: Al7(COM)-Al9 multifunctional differential 0x18: Al10(COM)-Al11 multifunctional differential 0x19: Al10(COM)-Al12 multifunctional differential 0x10: reserved 0x1D: reserved 0x1D: reserved 0x1E: reserved 0x1F: reserved | ### GEN\_GPIO\_CTRL (0x4) | BIT | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | |----------------|--------------|------|----|----|----|----|----|----| | Field | GPIO_EN[7:0] | | | | | | | | | Reset | | 0x00 | | | | | | | | Access<br>Type | Write, Read | | | | | | | | | BIT | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | |----------------|-------------|---------------|----|-------|----------|----|---|---|--| | Field | | GPIO_DIR[7:0] | | | | | | | | | Reset | | 0x00 | | | | | | | | | Access<br>Type | Write, Read | | | | | | | | | | BIT | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | Field | | | | GPO_D | ATA[7:0] | | | | | | Reset | 0x00 | | | | | | | | | | Access<br>Type | | Write, Read | | | | | | | | | BITFIELD | BITS | DESCRIPTION | DECODE | |----------|-------|------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------| | GPIO_EN | 23:16 | GPIO ports enable control. The MSB corresponds to GPIO7 and the LSB to GPIO0. | 0: The corresponding GPIO is disabled (default) 1: The corresponding GPIO is enabled | | GPIO_DIR | 15:8 | GPIO ports direction control. The MSB corresponds to GPIO7 and the LSB to GPIO0. | O: The corresponding GPIO is configured as an input port (default) 1: The corresponding GPIO is configured as output port | | GPO_DATA | 7:0 | Data bits sent to the GPO-configured ports. The MSB corresponds to GPIO7 and the LSB to GPIO0. | O: The corresponding GPO set as logic low (default) The corresponding GPO set as logic high | ### GEN\_GPI\_INT (0x5) | BIT | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | |----------------|------|-----------------------|----|-----------|--------------|----|----|----|--| | Field | | GPI_POS_EDGE_INT[7:0] | | | | | | | | | Reset | | | | 0x | 00 | | | | | | Access<br>Type | | Write, Read | | | | | | | | | BIT | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | | Field | | | • | GPI_NEG_E | DGE_INT[7:0] | | | | | | Reset | 0x00 | | | | | | | | | | Access<br>Type | | | | Write, | Read | | | | | | BIT | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | Field | _ | _ | - | _ | - | _ | _ | _ | | | Reset | _ | _ | - | _ | - | _ | _ | _ | | | Access<br>Type | _ | _ | _ | _ | - | _ | _ | _ | | | BITFIELD | BITS | DESCRIPTION | DECODE | | |----------------------|-------|----------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------|--| | GPI_POS_E<br>DGE_INT | 23:16 | Positive-edge detection control for signals received on GPI-configured ports. The MSB corresponds to GPIO7 and the LSB to GPIO0. | O: Positive-edge detection disabled on the corresponding GPI port (default) 1: Positive-edge detection enabled on the corresponding GPI port | | | GPI_NEG_E<br>DGE_INT | 15:8 | Negative-edge detection control for signals received on GPI-configured ports. The MSB corresponds to GPIO7 and the LSB to GPIO0. | O: Negative-edge detection disabled on corresponding GPI port (default) 1: Negative-edge detection enabled on corresponding GPI port | | ### **GEN\_GPI\_DATA (0x6)** | BIT | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | |----------------|---------------------------|-----------------|----|-------------|--------------|----|----|----|--| | Field | GPI_POS_EDGE_INT_STA[7:0] | | | | | | | | | | Reset | | 0x00 | | | | | | | | | Access<br>Type | | Read Clears All | | | | | | | | | BIT | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | | Field | | | C | SPI_NEG_EDG | E_INT_STA[7: | 0] | | | | | Reset | 0x00 | | | | | | | | | | Access<br>Type | | | | Read C | lears All | | | | | | BIT | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | Field | | | | GPI_DA | TA[7:0] | | | | | | Reset | | 0x00 | | | | | | | | | Access<br>Type | | | | Read | Only | | | | | | BITFIELD | BITS | DESCRIPTION | DECODE | |------------------------------|-------|--------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------| | GPI_POS_E<br>DGE_INT_S<br>TA | 23:16 | Each bit indicates if its corresponding GPI-<br>configured port has detected a positive edge.<br>The MSB corresponds to GPIO7 and the LSB<br>to GPIO0. | O: No positive edge was detected on the corresponding GPI port (default) 1: At least one positive edge was detected on the corresponding GPI port | | GPI_NEG_E<br>DGE_INT_S<br>TA | 15:8 | Each bit indicates if its corresponding GPI-<br>configured port has detected a negative<br>edge. The MSB corresponds to GPIO7 and<br>the LSB to GPIO0. | O: No negative edge was detected on the corresponding GPI port (default) 1: At least one negative edge was detected on the corresponding GPI port | | GPI_DATA | 7:0 | Each bit contains the logic level applied to its corresponding GPI-configured port. The MSB corresponds to GPIO7 and the LSB to GPIO0. | O: Logic-level low detected at the GPI-configured port 1: Logic-level high detected at the GPI-configured port | ### GEN\_INT (0x7) | BIT | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | |----------------|----|----|----|----|----|----|--------------------|----| | Field | _ | _ | - | _ | - | - | - | - | | Reset | _ | _ | _ | _ | _ | _ | _ | - | | Access<br>Type | _ | _ | _ | _ | _ | _ | _ | _ | | BIT | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | Field | _ | _ | _ | _ | _ | _ | TMOUT_IN<br>T | _ | | Reset | _ | _ | - | _ | - | - | 0b0 | - | | Access<br>Type | _ | - | - | - | _ | - | Read<br>Clears All | _ | | BIT | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |----------------|-----------|---|---|---|---|--------------------|--------------------|--------------------| | Field | HVDD_INT | _ | _ | _ | _ | CNFG_INT | CRC_INT | GPI_INT | | Reset | 0b0 | - | _ | _ | - | 0b0 | 0b0 | 0b0 | | Access<br>Type | Read Only | - | _ | _ | - | Read<br>Clears All | Read<br>Clears All | Read<br>Clears All | | BITFIELD | BITS | DESCRIPTION | DECODE | |-----------|------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------| | TMOUT_INT | 9 | Asserted when the timeout duration expires if the timeout function is enabled. Cleared when read. | 0b0: Timeout duration not expired 0b1: Timeout duration expired | | HVDD_INT | 7 | Asserted when the high-voltage supply HVDD/HVSS falls below a preset threshold, indicating that the functionality of the amplifiers is not guaranteed. Cleared when the high-voltage supply exceeds the threshold again. | 0b0: HVDD supply is above the preset threshold 0b1: HVDD supply is below the preset threshold | | CNFG_INT | 2 | Asserted when the host selects states 0x1A to 0x1F for Al_DCHNL_SEL or DCHNL_N_SEL. Cleared when read. | 0b0: No configuration error detected 0b1: Configuration error detected | | CRC_INT | 1 | Asserted when a CRC error is detected when the CRC mode is enabled. Cleared when read. | 0b0: No CRC error detected<br>0b1: CRC error detected | | GPI_INT | 0 | Asserted when at least one positive or negative edge was detected at the input of at least one GPI-configured port. Cleared when read. | 0b0: No edge detected on any GPI-configured port 0b1: At least one edge detected on at least one GPI-configured port | ### **GEN\_INTEN (0x8)** | BIT | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | |----------------|----------------|----|----|----|----|----------------|-----------------|-------------| | Field | _ | _ | _ | _ | _ | _ | _ | _ | | Reset | _ | _ | _ | _ | _ | _ | _ | _ | | Access<br>Type | _ | - | _ | _ | - | _ | _ | _ | | BIT | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | Field | - | - | _ | _ | ı | _ | TMOUT_IN<br>TEN | - | | Reset | _ | _ | _ | _ | _ | _ | 0b0 | _ | | Access<br>Type | _ | - | _ | _ | _ | _ | Write, Read | _ | | BIT | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | Field | HVDD_INT<br>EN | _ | _ | _ | - | CNFG_INT<br>EN | CRC_INTE | GPI_INTEN | | Reset | 0b0 | _ | _ | _ | _ | 0b0 | 0b0 | 0b0 | | Access<br>Type | Write, Read | _ | _ | _ | - | Write, Read | Write, Read | Write, Read | | BITFIELD | BITS | DESCRIPTION | DECODE | |-----------------|------|------------------------|--------------------------------------------------------------------------------------------------------------------------------------------| | TMOUT_INT<br>EN | 9 | TMOUT interrupt enable | 0b0: The corresponding interrupt cannot assert $\overline{\text{INT}}$ 0b1: The corresponding interrupt can assert $\overline{\text{INT}}$ | | BITFIELD | BITS | DESCRIPTION | DECODE | |----------------|------|-----------------------|--------------------------------------------------------------------------------------------------------------------------------------------| | HVDD_INTE<br>N | 7 | HVDD interrupt enable | 0b0: The corresponding interrupt cannot assert $\overline{\text{INT}}$ 0b1: The corresponding interrupt can assert $\overline{\text{INT}}$ | | CNFG_INTE<br>N | 2 | CNFG interrupt enable | 0b0: The corresponding interrupt cannot assert INT 0b1: The corresponding interrupt can assert INT | | CRC_INTEN | 1 | CRC interrupt enable | 0b0: The corresponding interrupt cannot assert $\overline{\text{INT}}$ 0b1: The corresponding interrupt can assert $\overline{\text{INT}}$ | | GPI_INTEN | 0 | GPI interrupt enable | 0b0: The corresponding interrupt cannot assert INT 0b1: The corresponding interrupt can assert INT | ### GEN\_PWR\_CTRL (0x9) | BIT | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | |----------------|----|----|----|----|-------------|----|-------------|----| | Field | _ | _ | - | _ | GEN_PD | - | GEN_RST | _ | | Reset | _ | _ | _ | _ | 0b0 | - | 0b0 | _ | | Access<br>Type | _ | - | - | - | Write, Read | - | Write, Read | _ | | BIT | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | Field | _ | _ | - | _ | _ | - | _ | _ | | Reset | _ | _ | _ | _ | _ | - | _ | _ | | Access<br>Type | _ | - | - | _ | - | - | - | _ | | BIT | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | Field | _ | _ | _ | _ | _ | - | _ | _ | | Reset | _ | _ | _ | _ | _ | _ | _ | _ | | Access<br>Type | _ | _ | _ | _ | _ | - | _ | _ | | BITFIELD | BITS | DESCRIPTION | DECODE | |----------|------|-------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | | | 0b0: Normal operation 0b1: | | GEN_PD | 19 | Power-down control for the register GEN_CHNL_CTRL that controls the analog path settings | Power-down: Setting GEN_PD to logic high has an effect equivalent to powering down all input paths. When GEN_PD is set to logic low, the channels recover the configuration they had before GEN_PD was set to logic high. Therefore, no register needs to be reprogrammed after exiting power-down mode. Additionally, register contents can be modified while in power-down mode if desired. | | GEN_RST | 17 | Soft-reset control for the register GEN_CHNL_CTRL that controls the analog path settings. | 0b0: Normal operation 0b1: Reset mode: Setting GEN_RST is equivalent to clearing GEN_CHNL_CTRL register. Also, any on-going conversion is aborted. If a conversion was aborted, it needs to be restarted using DCHNL_CMD register. | ### DCHNL CMD (0x20) If an ADC conversion is in progress, every write transaction to the DCHNL\_CMD register is ignored unless the write transaction puts the ADC in a power-down mode. | BIT | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | |----------------|----|----|---------|-------------|----|-----------------|----|----|--| | Field | _ | _ | DCHNL_N | ИODE[1:0] | | DCHNL_RATE[3:0] | | | | | Reset | _ | _ | 0: | x0 | | 0: | x0 | | | | Access<br>Type | _ | - | Write, | Write, Read | | Write, Read | | | | | BIT | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | | Field | _ | _ | _ | - | _ | _ | _ | _ | | | Reset | _ | _ | _ | _ | _ | _ | _ | _ | | | Access<br>Type | _ | - | - | _ | _ | _ | _ | - | | | BIT | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | Field | _ | _ | _ | _ | _ | _ | _ | _ | | | Reset | _ | _ | _ | _ | _ | _ | _ | _ | | | Access<br>Type | _ | - | - | - | - | _ | - | - | | | BITFIELD | BITS | DESCRIPTION | DECODE | |----------------|-------|-----------------------|----------------------------------------------------------------------------------------------------------| | DCHNL_MO<br>DE | 21:20 | Analog Input ADC mode | 0x0: Reserved 0x1: Power down performed based on the DCHNL_PD setting 0x2: Reserved 0x3: Conversion mode | | DCHNL_RAT<br>E | 19:16 | ADC data rates. | | ### DCHNL\_STA (0x21) | BIT | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | |----------------|-----|-----------|----|----|----|---------|-----------|-----------| | Field | - | _ | - | _ | - | - | _ | _ | | Reset | - | _ | _ | _ | _ | _ | _ | _ | | Access<br>Type | _ | _ | _ | _ | _ | - | _ | _ | | BIT | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | Field | - | REFDET | - | _ | - | - | DOR | _ | | Reset | - | 0b0 | _ | _ | _ | - | 0b0 | _ | | Access<br>Type | _ | Read Only | П | _ | _ | _ | Read Only | _ | | BIT | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | Field | | RATE[3:0] | | | | AT[1:0] | MSTAT | RDY | | Reset | 0x0 | | | | 0: | x2 | 0b0 | 0b0 | | Access<br>Type | | Read Only | | | | l Only | Read Only | Read Only | | BITFIELD | BITS | DESCRIPTION | DECODE | |----------|------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | REFDET | 14 | Reference voltage detection (internal or external reference). This bit does not inhibit normal operation and is intended for status only. The value of the REFDET bit is valid within 30µs after a conversion start command and is invalid when not in conversion. | 0b0: No reference voltage detected (reference voltage < 0.35V) 0b1: Reference voltage detected (reference voltage > 0.35V) | | DOR | 9 | Digital overrange | 0b0: The conversion result is within the digital operating range of the ADC 0b1: The conversion result has exceeded the maximum or minimum value of the converter and the result has been set to the maximum or minimum value. | | RATE | 7:4 | RATE[3:0] indicates the conversion rate that corresponds to the results in the DCHNL_DATA register or the rate that was used for the calibration coefficient calculation. The corresponding RATE[3:0] is only valid until the DCHNL_DATA register is read. | Refer to Table 7, Table 8 and Table 9. | | PDSTAT | 3:2 | Power states of the analog input ADC | 0x0: Conversion mode 0x1: Reserved 0x2: Standby 0x3: Reset | | MSTAT | 1 | ADC Status. Due to internal timing, the status update of MSTAT might be delayed up to 2µs after start or completion of a conversion. This delay should be taken into account if MSTAT is polled immediately after a status change. | 0b0: The delta-sigma modulator is not converting 0b1: Conversion is in progress | | RDY | 0 | A new conversion is result ready. A complete read of the DCHNL_DATA register deasserts this bit. | 0b0: No new conversion result available 0b1: A new conversion result available | ### DCHNL\_CTRL1 (0x22) If an ADC conversion is in progress, every write transaction to the DCHNL\_CTRL1 register aborts the ADC conversion unless the write transaction does not result in a change of the content of the register. | BIT | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | |----------------|----|----|----|-------------|----|----|-------------|-------------| | Field | _ | _ | _ | DCHNL_PD | _ | _ | SCYCLE | CONTSC | | Reset | _ | _ | _ | 0b0 | _ | _ | 0b1 | 0b0 | | Access<br>Type | _ | _ | _ | Write, Read | _ | - | Write, Read | Write, Read | | BIT | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | Field | _ | _ | _ | _ | _ | _ | _ | _ | | Reset | _ | _ | _ | _ | _ | _ | _ | _ | | Access<br>Type | _ | - | _ | - | - | - | - | - | | BIT | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | Field | _ | _ | - | _ | - | _ | _ | - | | Reset | _ | _ | _ | _ | _ | _ | _ | _ | | Access<br>Type | _ | _ | _ | _ | _ | _ | _ | _ | | BITFIELD | BITS | DESCRIPTION | DECODE | |----------|------|-----------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------| | DCHNL_PD | 20 | Analog input ADC power-down state | 0b0: Standby<br>0b1: Reset | | SCYCLE | 17 | Single-cycle conversion mode | 0b0: Continuous conversion mode (latency due to digital filtering) 0b1: Single-Cycle mode where a no-latency conversion is followed by a power-down to standby mode | | CONTSC | 16 | Continuous single-cycle mode | 0b0: Single conversion 0b1: Continuous single-cycle conversions | ### DCHNL\_CTRL2 (0x23) If an ADC conversion is in progress, every write transaction to the DCHNL\_CTRL2 register aborts the ADC conversion unless the write transaction does not result in a change of the content of the register. | BIT | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | |----------------|-------------|----|---------------|----|-------------|-------------|----|----| | Field | EXTCLK | - | SYNC_MO<br>DE | _ | NOSYSG | NOSYSO | _ | _ | | Reset | 0b0 | - | 0b0 | _ | 0b0 | 0b0 | _ | _ | | Access<br>Type | Write, Read | _ | Write, Read | - | Write, Read | Write, Read | - | _ | | BIT | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | Field | _ | _ | - | _ | _ | _ | _ | _ | | Reset | _ | - | _ | _ | _ | _ | _ | _ | | Access<br>Type | - | _ | - | - | - | - | _ | - | | BIT | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | Field | _ | _ | _ | _ | _ | _ | _ | _ | | Reset | _ | _ | - | - | _ | _ | _ | _ | | Access<br>Type | - | - | _ | - | _ | _ | - | _ | | BITFIELD | BITS | DESCRIPTION | DECODE | |---------------|------|-----------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | EXTCLK | 23 | External clock selection | 0b0: Internal oscillator<br>0b1: External clock | | SYNC_MOD<br>E | 21 | External synchronization mode | 0b0: Disabled<br>0b1: Enabled | | NOSYSG | 19 | No system calibration gain correction | 0b0: System calibration gain coefficient SGC is used to compute the final output data 0b1: System calibration gain coefficient SGC is not used to compute the final output data | | NOSYSO | 18 | No system calibration offset correction | 0b0: System calibration offset coefficient SOC is used to compute the final output data 0b1: System calibration offset coefficient SOC is not used to compute the final output data | ### DCHNL\_DATA (0x24) | BIT | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | |----------------|-------------------|-----------|----|---------|-----------|----|----|----|--| | Field | DCHNL_DATA[23:16] | | | | | | | | | | Reset | | | | 0x00 | 0000 | | | | | | Access<br>Type | | | | Read | Only | | | | | | BIT | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | | Field | | | | DCHNL_D | ATA[15:8] | | • | | | | Reset | | | | 0x00 | 0000 | | | | | | Access<br>Type | | | | Read | Only | | | | | | BIT | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | Field | | | • | DCHNL_I | DATA[7:0] | | | | | | Reset | | 0x000000 | | | | | | | | | Access<br>Type | | Read Only | | | | | | | | | BITFIELD | BITS | DESCRIPTION | |------------|------|------------------------------------------------------------------| | DCHNL_DATA | 23:0 | Analog input configuration conversion result in two's complement | ### DCHNL\_N\_SEL (0x25) | BIT | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | |----------------|----|----|-------------------|------------------|----|----|----|----| | Field | _ | _ | _ | _ | _ | _ | _ | _ | | Reset | _ | - | _ | _ | _ | _ | - | _ | | Access<br>Type | _ | _ | - | - | _ | _ | _ | _ | | BIT | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | Field | - | - | - | - | - | - | _ | - | | Reset | - | - | _ | - | - | - | - | _ | | Access<br>Type | _ | _ | _ | - | _ | _ | _ | _ | | BIT | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | Field | - | _ | DCHNL_OT<br>P_SEL | DCHNL_N_SEL[4:0] | | | | | | Reset | - | _ | 0b0 | 0x00 | | | | | | Access<br>Type | - | - | Write, Read | Write, Read | | | | | | BITFIELD | BITS | DESCRIPTION | DECODE | |-------------------|------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | DCHNL_OTP<br>_SEL | 5 | Calibration coefficient selection | 0b0: The DCHNL_N_SOC and DCHNL_N_SGC registers for the channel selected by DCHNL_N_SEL[4:0] can be modified through SPI transactions. 0b1: The SOC and SGC registers for the channel selected by DCHNL_N_SEL[4:0] are loaded with the corresponding factory calibrated coefficients, overwriting the current content of the selected SOC and SGC registers. | | DCHNL_N_S<br>EL | 4:0 | The value written in this register corresponds to the input configuration as defined for Al_DCHNL_SEL[4:0]. Once this register is written with the desired input configuration, the DCHNL_N_SOC and DCHNL_N_SGC registers for the selected input configuration can be modified through SPI transactions. If the host attempts to write a reserve state to this field (0x1A to 0x1F), a configuration interrupt is issued (CNFG_INT) and DCHNL_N_SEL remains unchanged; thus, reflecting the last valid entry. | | ### DCHNL N SOC (0x26) If an ADC conversion is in progress, every write transaction to the DCHNL\_N\_SOC register is ignored if DCHNL\_N\_SEL[4:0] corresponds to the channel currently selected for conversion, and the register retains its current value. Write transactions to the DCHNL\_N\_SOC register if DCHNL\_N\_SEL[4:0] does not correspond to the channel currently selected for conversion are allowed, and the register is updated with the new value. | BIT | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | |----------------|----|-------------------|----|----------|------------|----|----|----| | Field | | | | DCHNL_N_ | SOC[23:16] | • | | | | Reset | | | | 0x00 | 0000 | | | | | Access<br>Type | | | | Write, | Read | | | | | BIT | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | Field | | DCHNL_N_SOC[15:8] | | | | | | | | Reset | | | | 0x00 | 0000 | | | | | Access<br>Type | | | | Write, | Read | | | | | BIT | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | Field | | DCHNL_N_SOC[7:0] | | | | | | | | Reset | | 0x000000 | | | | | | | | Access<br>Type | | | | Write, | Read | | | | | BITFIELD | BITS | DESCRIPTION | |-------------|------|----------------------------------------------------------------------------------------------------------------------| | DCHNL_N_SOC | 23:0 | System offset calibration value for the input configuration selected by DCHNL_N_SEL[4:0] in two's complement format. | #### DCHNL N SGC (0x27) If an ADC conversion is in progress, every write transaction to the DCHNL\_N\_SGC register is ignored if Access Type # 12-Channel Factory-Calibrated Configurable Industrial-Analog Input DCHNL\_N\_SEL[4:0] corresponds to the channel currently selected for conversion, and the register retains its current value. Write transactions to the DCHNL\_N\_SGC register if DCHNL\_N\_SEL[4:0] does not correspond to the channel currently selected for conversion are allowed, and the register is updated with the new value. | BIT | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | | |----------------|----|--------------------|----|---------|------------|----|----|----|--|--| | Field | | DCHNL_N_SGC[23:16] | | | | | | | | | | Reset | | | | 0xC0 | 0000 | | | | | | | Access<br>Type | | | | Write, | Read | | | | | | | BIT | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | | | Field | | | | DCHNL_N | _SGC[15:8] | | | | | | | Reset | | | | 0xC0 | 0000 | | | | | | | Access<br>Type | | | | Write, | Read | | | | | | | BIT | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | Field | | DCHNL_N_SGC[7:0] | | | | | | | | | | Reset | | | | 0xC0 | 0000 | | | | | | | | | | | | | | | | | | | BITFIELD | BITS | DESCRIPTION | |-------------|------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | | System gain calibration value for the input configuration selected by DCHNL_N_SEL[4:0] in unsigned binary format with a fraction length of 23 bits, i.e., only the MSB is an integer bit. | | | | Examples: | | DCHNL_N_SGC | 23:0 | 0x80_0000 Gain of 1.0 0xC0_0000 Gain of 1.5 0xA0_0000 Gain of 1.25 0x60_0000 Gain of 0.75 Once the OTP outputs are stable after the deassertion of the power-on reset or the external reset, the corresponding OTP bank content is loaded into each DCHNL_N_SGC register. The register content value is approximately 1.5 (0xC0_0000) to counter the inherent signal-chain gain of 0.67, which is required by the delta-sigma modulator. | Write, Read ### **Applications Information** ### **Power Supply Headroom Requirements** Analog inputs power from HVDD and HVSS, and generally need 2.5V of headroom to meet all linearity specifications. To accept $\pm 10V$ inputs, whose full-scale range is $\pm 12.5V$ , supply the MAX22005 with at least $\pm 15V$ on HVDD/HVSS. Any external reference voltage on the REF\_ADC\_EXT pin must never exceed V<sub>AVDD</sub>. A schottky diode connected between REF\_ADC\_EXT and AVDD can help satisfy this requirement. ### **Power Supply Sequencing** The four supplies, AVDD, DVDD, HVDD and HVSS can power up in any order. Add a 1µF bypass capacitor between each supply pin and respected return (AGND or DGND) pin. It is recommended to supply HVDD and HVSS simultaneously. ### **Board Layout** Use proper grounding techniques such as a multilayer board with a low-inductance ground plane. - Keep DGND separate from AGND, connecting the two at one point. - Use a ground plane shielding to improve noise immunity. - Keep analog signal traces away from digital signal traces, especially clock traces. For a detailed recommended layout, refer to the MAX22005 EV kit data sheet. ### **Surge Protection** With external circuitry, the input ports are protected against $\pm 2kV/42\Omega$ surge pulses as per IEC61000-4-5. Place a minimum $4.7k\Omega$ surge tolerant resistor in series with each analog input port. The other MAX22005 pins are rated for a Human Body Model (HBM). If surge voltages can couple from the high voltage supplies (HVDD, HVSS) to the low-voltage supplies (DVDD or AVDD), place additional TVS suppressors on these power rails, or place TVS suppressors on the digital signal traces. Each external sense resistor for current input mode (AICM) should be protected separately by an external TVS suppressor. ### **Typical Application Circuits** ### MAX22005 12-Channel Configurable Industrial Analog Input ### **Ordering Information** | PART NUMBER | TEMP. RANGE | PACKAGE | LEAD PITCH | ADC RESOLUTION | |---------------|-----------------|----------------------------|------------|----------------| | MAX22005ALM+ | -40°C to +125°C | 48-Pin LGA (7.5mm x 7.0mm) | 0.5mm | 24 bit | | MAX22005ALM+T | -40°C to +125°C | 48-Pin LGA (7.5mm x 7.0mm) | 0.5mm | 24 bit | <sup>+</sup>Denotes lead(Pb)-free/RoHS compliance. T = Tape and reel. ## 12-Channel Factory-Calibrated Configurable Industrial-Analog Input ### **Revision History** | REVISION NUMBER | REVISION DATE | DESCRIPTION | PAGES<br>CHANGED | |-----------------|---------------|--------------------------|------------------| | 0 | 4/21 | Release for Market Intro | _ | For pricing, delivery, and ordering information, please visit Maxim Integrated's online storefront at https://www.maximintegrated.com/en/storefront/storefront.html. Maxim Integrated cannot assume responsibility for use of any circuitry other than circuitry entirely embodied in a Maxim Integrated product. No circuit patent licenses are implied. Maxim Integrated reserves the right to change the circuitry and specifications without notice at any time. The parametric values (min and max limits) shown in the Electrical Characteristics table are guaranteed. Other parametric values quoted in this data sheet are provided for guidance.