# Freescale Semiconductor

Data Sheet: Advance Information

This document contains information on a new product. Specifications and information herein are subject to change without notice.

# i.MX53xD Applications Processors for Consumer Products



MCIMX53xD

Package Information Plastic Package Case TEPBGA-2 19 x 19 mm, 0.8 mm pitch Case FC-PBGA PoP 12 x 12 mm, 0.4 mm pitch

**Ordering Information** 

See Table 1 on page 3

# 1 Introduction

The i.MX53xD multimedia applications processors are Freescale Semiconductor's latest addition to a growing family of multimedia-focused products offering high performance processing optimized for lowest power consumption.

The i.MX53xD processor features Freescale's advanced implementation of the ARM<sup>TM</sup> core, which operates at clock speeds as high as 1.2 GHz and interfaces with DDR2/LVDDR2-800, LPDDR2-800, or DDR3-800 DRAM memories. This device is suitable for applications such as the following:

- Tablets, High-end mobile internet devices (MID)
- Smartbooks
- Thin clients
- Internet Monitors, Media Phones, High-end portable media players (PMP) with HD video capability
- Gaming consoles

The flexibility of the i.MX53xD architecture allows for its use in a wide variety of applications. As the heart of

This document contains information on a new product. Specifications and information herein are subject to change without notice.

© 2011 Freescale Semiconductor, Inc. All rights reserved.

| 1. | Intro | oduction                                          |
|----|-------|---------------------------------------------------|
|    | 1.1.  | Ordering Information                              |
|    | 1.2.  | Features                                          |
| 2. | Arch  | itectural Overview                                |
|    | 2.1.  | Block Diagram                                     |
| 3. | Mod   | ules List                                         |
|    | 3.1.  | Special Signal Considerations 17                  |
| 4. | Elect | trical Characteristics 17                         |
|    | 4.1.  | Chip-Level Conditions 17                          |
|    | 4.2.  | Power Supplies Requirements and Restrictions . 24 |
|    | 4.3.  | I/O DC Parameters 27                              |
|    | 4.4.  | Output Buffer Impedance Characteristics 34        |
|    | 4.5.  | I/O AC Parameters                                 |
|    | 4.6.  | System Modules Timing 43                          |
|    | 4.7.  | External Peripheral Interfaces Parameters 64      |
|    | 4.8.  | XTAL and CKIL Electricals 149                     |
| 5. | Boot  | Mode Configuration 150                            |
|    | 5.1.  | Boot Mode Configuration Pins 150                  |
|    | 5.2.  | Boot Devices Interfaces Allocation 151            |
|    | 5.3.  | Power setup during Boot 152                       |
| 6. |       | age Information and Contact Assignments 153       |
|    | 6.1.  | 19x19 mm Package Information 153                  |
|    | 6.2.  | 19 x 19 mm, 0.8 Pitch Ball Map 172                |
|    | 6.3.  | PoP 12 x 12 mm Package on Package (PoP)           |
|    |       | Information 176                                   |
| 7  | Revi  | sion History 203                                  |





Document Number: IMX53CEC Rev. 1, 3/2011

#### Introduction

the application chipset, the i.MX53xD processor provides all the interfaces for connecting peripherals, such as WLAN, Bluetooth<sup>TM</sup>, GPS, hard drive, camera sensors, and dual displays.

Features of the i.MX53xD processor include the following:

- Applications processor—The i.MX53xD processors boost the capabilities of high-tier portable applications by satisfying the ever increasing MIPS needs of operating systems and games. Freescale's Dynamic Voltage and Frequency Scaling (DVFS) provides significant power reduction, allowing the device to run at lower voltage and frequency with sufficient MIPS for tasks such as audio decode.
- Multilevel memory system—The multilevel memory system of the i.MX53xD is based on the L1 instruction and data caches, L2 cache, internal and external memory. The i.MX53xD supports many types of external memory devices, including DDR2, low voltage DDR2, LPDDR2, DDR3, NOR Flash, PSRAM, cellular RAM, NAND Flash (MLC and SLC), OneNAND<sup>TM</sup>, and managed NAND including eMMC up to rev 4.4.
- Smart speed technology—The i.MX53xD device has power management throughout the IC that enables the rich suite of multimedia features and peripherals to consume minimum power in both active and various low power modes. Smart Speed Technology enables the designer to deliver a feature-rich product requiring levels of power far lower than industry expectations.
- Multimedia powerhouse—The multimedia performance of the i.MX53xD processor ARM core is boosted by a multilevel cache system, Neon (including advanced SIMD, 32-bit single-precision floating point support) and vector floating point coprocessors. The system is further enhanced by a multistandard hardware video codec, autonomous image processing unit (IPU), SD and HD720p triple video (TV) encoder with triple video DAC, and a programmable smart DMA (SDMA) controller.
- Powerful graphics acceleration—Graphics is the key to mobile game, navigation, web browsing, and other applications. The i.MX53xD processors provide two independent, integrated graphics processing units: an OpenGL<sup>®</sup> ES 2.0 3D graphics accelerator (33 Mtri/s, 200 Mpix/s, and 800 Mpix/s z-plane performance) and an OpenVG<sup>TM</sup> 1.1 2D graphics accelerator (200 Mpix/s).
- Interface flexibility—The i.MX53xD processor supports connection to a variety of interfaces, including LCD controller for two displays and CMOS sensor interface, high-speed USB on-the-go with PHY, plus three high-speed USB hosts, multiple expansion card ports (high-speed MMC/SDIO host and other), 10/100 Ethernet controller, and a variety of other popular interfaces (PATA, UART, I<sup>2</sup>C, and I<sup>2</sup>S serial audio, among others).
- Automotive environment support—Includes interfaces such as two CAN ports, an ESAI audio interface, and an asynchronous sample rate converter for multichannel/multisource audio.
- Advanced security—The i.MX53xD processors deliver hardware-enabled security features that enable secure e-commerce, digital rights management (DRM), information encryption, secure boot, and secure software downloads. For detailed information about the i.MX53xD security features contact a Freescale representative.

The i.MX53xD application processor is a follow-on to the i.MX51, with improved performance, power efficiency, and multimedia capabilities.

# 1.1 Ordering Information

Table 1 provides ordering information.

Table 1. Ordering Information

| Part Number <sup>1</sup> | Mask<br>Set | Features                | Case<br>Temperature<br>Range ( <sup>°</sup> C) | Package <sup>2</sup>                          |
|--------------------------|-------------|-------------------------|------------------------------------------------|-----------------------------------------------|
| PCIMX535DVV1B            | N78C        | 1 GHz, full feature set | -20 to +85                                     | 19 x 19 mm, 0.8 mm pitch BGA<br>Case TEPBGA-2 |
| PCIMX538DZK1B            | N78C        | 1 GHz, full feature set | -20 to +85                                     | 12x12 0.4P PoP                                |

<sup>1</sup> Part numbers with a PC prefix indicate non production engineering parts.

<sup>2</sup> Case TEPBGA-2 is RoHS compliant, lead-free MSL (moisture sensitivity level) 3.

# 1.2 Features

The i.MX53xD multimedia applications processor (AP) is based on the ARM Platform, which has the following features:

- MMU, L1 instruction and L1 data cache
- Unified L2 cache
- Target frequency of the core (including Neon, VFPv3 and L1 cache): 1 GHz
- Neon coprocessor (SIMD media processing architecture) and vector floating point (VFP-Lite) coprocessor supporting VFPv3
- TrustZone

The memory system consists of the following components:

- Level 1 cache:
  - Instruction (32 Kbyte)
  - Data (32 Kbyte)
- Level 2 cache:
  - Unified instruction and data (256 Kbyte)
- Level 2 (internal) memory:
  - Boot ROM, including HAB (64 Kbyte)
  - Internal multimedia/shared, fast access RAM (128 Kbyte)
  - Secure/non-secure RAM (16 Kbyte)
- External memory interfaces:
  - 16/32-bit DDR2-800, LV-DDR2-800 or DDR3-800 up to 2 Gbyte
  - 32bit LPDDR2
  - 8/16-bit NAND SLC/MLC Flash, up to 66 MHz, 4/8/14/16-bit ECC
  - 8,16-bit NOR Flash, PSRAM & cellular RAM.

#### Introduction

- 32-bit multiplexed mode NOR Flash, PSRAM & cellular RAM.
- 8-bit Asynchronous (DTACK mode) EIM interface.
- All EIM pins are muxed on other interfaces (data with NFC pins). I/O muxing logic selects EIM port, as primary muxing at system boot.
- Samsung OneNAND<sup>TM</sup> and managed NAND including eMMC up to rev 4.4 (in muxed I/O mode)

The i.MX53xD system is built around the following system on chip interfaces:

- 64-bit AMBA AXI v1.0 bus—used by ARM platform, multimedia accelerators (such as VPU, IPU, GPU3D, GPU2D) and the external memory controller (EXTMC) operating at 200 MHz.
- 32-bit AMBA AHB 2.0 bus—used by the rest of the bus master peripherals operating at 133 MHz.
- 32-bit IP bus—peripheral bus used for control (and slow data traffic) of the most system peripheral devices operating at 66 MHz.

The i.MX53xD makes use of dedicated hardware accelerators to achieve state-of-the-art multimedia performance. The use of hardware accelerators provides both high performance and low power consumption while freeing up the CPU core for other tasks.

The i.MX53xD incorporates the following hardware accelerators:

- VPU, version 3—video processing unit
- GPU3D—3D graphics processing unit, OpenGL ES 2.0, version 3, 33 Mtri/s, 200 Mpix/s, and 800 Mpix/s z-plane performance, 256 Kbyte RAM memory
- GPU2D—2D graphics accelerator, OpenVG 1.1, version 1, 200 Mpix/s performance,
- IPU, version 3M—image processing unit
- ASRC—asynchronous sample rate converter

The i.MX53xD includes the following interfaces to external devices:

### NOTE

Not all interfaces are available simultaneously, depending on I/O multiplexer configuration.

- Hard disk drives:
  - PATA, up to U-DMA mode 5, 100 MByte/s
  - SATA I, 1.5 Gbps
- Displays:
  - Five interfaces available. Total rate of all interfaces is up to 180 Mpixels/s, 24 bpp. Up to two interfaces may be active at once.
  - Two parallel 24-bit display ports. The primary port is up to 165 Mpix/s (for example, UXGA @ 60 Hz).
  - LVDS serial ports: one dual channel port up to 165 Mpix/s or two independent single channel ports up to 85 MP/s (for example, WXGA @ 60 Hz) each.
  - TV-out/VGA port up to 150 Mpix/s (for example, 1080p60).
- Camera sensors:

 Two parallel 20-bit camera ports. Primary up to 180-MHz peak clock frequency, secondary up to 120-MHz peak clock frequency.

- Expansion cards:
  - Four SD/MMC card ports: three supporting 416 Mbps (8-bit i/f) and one enhanced port supporting 832 Mbps (8-bit, eMMC 4.4).
- USB
  - High-speed (HS) USB 2.0 OTG (up to 480 Mbps), with integrated HS USB PHY
  - Three USB 2.0 (480 Mbps) hosts:
    - High-speed host with integrated on-chip high-speed PHY
    - Two high-speed hosts for external HS/FS transceivers through ULPI/serial, support IC-USB
- Miscellaneous interfaces:
  - One-wire (OWIRE) port
  - Three I2S/SSI/AC97ports, supporting up to 1.4 Mbps, each connected to audio multiplexer (AUDMUX) providing four external ports.
  - Five UART RS232 ports, up to 4.0 Mbps each. One supports 8-wire, the other four support 4-wire.
  - Two high speed enhanced CSPI (ECSPI) ports plus one CSPI port
  - Three  $I^2C$  ports, supporting 400 kbps
  - Fast Ethernet controller, IEEE1588 V1 compliant, 10/100 Mbps
  - Two controller area network (FlexCAN) interfaces, 1 Mbps each
  - Sony Phillips Digital Interface (SPDIF), Rx and Tx
  - Enhanced serial audio interface (ESAI), up to 1.4 Mbps each channel
  - Key pad port (KPP)
  - Two pulse-width modulators (PWM)
  - GPIO with interrupt capabilities
  - Secure JTAG controller (SJC)

The system supports efficient and smart power control and clocking:

- Supporting DVFS (dynamic voltage and frequency scaling) technique for low power modes
- Power gating SRPG (State Retention Power Gating) for ARM core and Neon
- Support for various levels of system power modes
- Flexible clock gating control scheme
- On-chip temperature monitor
- On-chip oscillator amplifier supporting 32.768 kHz external crystal
- On-chip LDO voltage regulators for PLLs

Security functions are enabled and accelerated by the following hardware:

• ARM TrustZone including the TZ architecture (separation of interrupts, memory mapping, and so on)

#### Architectural Overview

- Secure JTAG controller (SJC)—Protecting JTAG from debug port attacks by regulating or blocking the access to the system debug features
- Secure real-time clock (SRTC)—Tamper resistant RTC with dedicated power domain and mechanism to detect voltage and clock glitches
- Real-time integrity checker, version 3 (RTICv3)—RTIC type1, enhanced with SHA-256 engine
- SAHARAv4 Lite—Cryptographic accelerator that includes true random number generator (TRNG)
- Security controller, version 2 (SCCv2)—Improved SCC with AES engine, secure/non-secure RAM and support for multiple keys as well as TZ/non-TZ separation
- Central security unit (CSU)—Enhancement for the IIM (IC Identification Module). CSU is configured during boot by e-fuses, and determines the security level operation mode as well as the TrustZone (TZ) policy
- Advanced High Assurance Boot (A-HAB)—HAB with the next embedded enhancements: SHA-256, 2048-bit RSA key, version control mechanism, warm boot, CSU, and TZ initialization

### NOTE

The actual feature set depends on the part number as described in Table 1. Functions such as video hardware acceleration, 2D and 3D hardware graphics acceleration, and Macrovision<sup>™</sup> video copy protection may not be enabled for specific part numbers.

# 2 Architectural Overview

The following subsections provide an architectural overview of the i.MX53xD processor system.

# 2.1 Block Diagram

Figure 1 shows the functional modules in the i.MX53xD processor system.



Figure 1. i.MX53xD System Block Diagram

### NOTE

The numbers in brackets indicate number of module instances. For example, PWM (2) indicates two separate PWM peripherals.

**Modules List** 

# 3 Modules List

The i.MX53xD processor contains a variety of digital and analog modules. Table 2 describes these modules in alphabetical order.

| Block<br>Mnemonic          | Block Name                                                                          | Subsystem                               | Brief Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
|----------------------------|-------------------------------------------------------------------------------------|-----------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| ARM                        | ARM Platform                                                                        | ARM                                     | The ARM Cortex A8 <sup>TM</sup> Platform consists of the ARM processor version r2p5 (with TrustZone) and its essential sub-blocks. It contains the 32 Kbyte L1 instruction cache, 32 Kbyte L1 data cache, Level 2 cache controller and a 256 Kbyte L2 cache. The platform also contains an event monitor and debug modules. It also has a NEON coprocessor with SIMD media processing architecture, a register file with 32/64-bit general-purpose registers, an integer execute pipeline (ALU, Shift, MAC), dual single-precision floating point execute pipelines (FADD, FMUL), a load/store and permute pipeline and a non-pipelined vector floating point (VFP Lite) coprocessor supporting VFPv3. |
| ASRC                       | Asynchronous<br>Sample Rate<br>Converter                                            | Multimedia<br>Peripherals               | The asynchronous sample rate converter (ASRC) converts the sampling rate of a signal associated to an input clock into a signal associated to a different output clock. The ASRC supports concurrent sample rate conversion of up to 10 channels of about –120 dB THD+N. The sample rate conversion of each channel is associated to a pair of incoming and outgoing sampling rates. The ASRC supports up to three sampling rate pairs.                                                                                                                                                                                                                                                                |
| AUDMUX                     | Digital Audio<br>Multiplexer                                                        | Multimedia<br>Peripherals               | The AUDMUX is a programmable interconnect for voice, audio, and<br>synchronous data routing between host serial interfaces (for example,<br>SSI1, SSI2, and SSI3) and peripheral serial interfaces (audio and voice<br>codecs). The AUDMUX has seven ports (three internal and four external)<br>with identical functionality and programming models. A desired connectivity<br>is achieved by configuring two or more AUDMUX ports.                                                                                                                                                                                                                                                                   |
| CAMP-1<br>CAMP-2           | Clock Amplifier                                                                     | Clocks,<br>Resets, and<br>Power Control | Clock amplifier                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
| CCM<br>GPC<br>SRC          | Clock Control<br>Module<br>Global Power<br>Controller<br>System Reset<br>Controller | Clocks,<br>Resets, and<br>Power Control | These modules are responsible for clock and reset distribution in the system, as well as for system power management.<br>The system includes four PLLs.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| CSPI<br>ECSPI-1<br>ECSPI-2 | Configurable<br>SPI, Enhanced<br>CSPI                                               | Connectivity<br>Peripherals             | Full-duplex enhanced synchronous serial interface, with data rates 16-60 Mbit/s. It is configurable to support master/slave modes. In Master mode it supports four slave selects for multiple peripherals.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| CSU                        | Central Security<br>Unit                                                            | Security                                | The central security unit (CSU) is responsible for setting comprehensive security policy within the i.MX53xD platform, and for sharing security information between the various security modules. The security control registers (SCR) of the CSU are set during boot time by the high assurance boot (HAB) code and are locked to prevent further writing.                                                                                                                                                                                                                                                                                                                                            |

| Table 2. i.MX53xD Digital and | Analog Blocks |
|-------------------------------|---------------|
|-------------------------------|---------------|

| Table 2. i.MX53xD Digital and Analog | Blocks (continued) |
|--------------------------------------|--------------------|
|--------------------------------------|--------------------|

| Block<br>Mnemonic | Block Name                              | Subsystem                   | Brief Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
|-------------------|-----------------------------------------|-----------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| DEBUG             | Debug System                            | System<br>Control           | The debug system provides real-time trace debug capability of both<br>instructions and data. It supports a trace protocol that is an integral part of<br>the ARM Real Time Debug solution (RealView).<br>Real-time tracing is controlled by specifying a set of triggering and filtering<br>resources, which include address and data comparators, three<br>cross-system triggers (CTI), counters, and sequencers.<br>debug access port (DAP) —The DAP provides real-time access for the<br>debugger without halting the core to system memory, peripheral register,<br>debug configuration registers and JTAG scan chains.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
| EXTMC             | External Memory<br>Controller           | Connectivity<br>Peripherals | <ul> <li>The EXTMC is an external and internal memory interface. It performs arbitration between multi-AXI masters to multi-memory controllers, divided into four major channels, fast memories (DDR2/DDR3/LPDDR2) channel, slow memories (NOR-FLASH / PSRAM / NAND-FLASH etc.) channel, internal memory (RAM, ROM) channel and graphical memory (GMEM) channel.</li> <li>In order to increase the bandwidth performance, the EXTMC separates the buffering and the arbitration between different channels so parallel accesses can occur. By separating the channels, slow accesses do not interfere with fast accesses.</li> <li>EXTMC Features: <ul> <li>64-bit and 32-bit AXI ports</li> <li>Enhanced arbitration scheme for fast channel, including dynamic master priority, and taking into account which pages are open or closed and what type (read or write) was the last access</li> <li>Flexible bank interleaving</li> <li>Support 16/32-bit DDR2-800 or DDR3-800 or LPDDR2.</li> <li>Support 16/32-bit Nor-Flash/PSRAM memories (sync and async operating modes), at slow frequency. (8-bit is not supported on D[23]-D[16]).</li> <li>Support 4/8/14/16-bit ECC, page sizes of 512-B, 2-KB and 4-KB Nand-Flash (including MLC)</li> <li>Multiple chip selects (up to 4).</li> <li>Enhanced DDR memory controller, supporting access latency hiding</li> <li>Support watermark for security (internal and external memories)</li> </ul> </li> </ul> |
| EPIT-1<br>EPIT-2  | Enhanced<br>Periodic Interrupt<br>Timer | Timer<br>Peripherals        | Each EPIT is a 32-bit "set and forget" timer that starts counting after the EPIT is enabled by software. It is capable of providing precise interrupts at regular intervals with minimal processor intervention. It has a 12-bit prescaler for division of input clock frequency to get the required time setting for the interrupts to occur, and counter values can be programmed on the fly.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| ESAI              | Enhanced Serial<br>Audio Interface      | Connectivity<br>Peripherals | The enhanced serial audio interface (ESAI) provides a full-duplex serial port<br>for serial communication with a variety of serial devices, including<br>industry-standard codecs, SPDIF transceivers, and other processors.<br>The ESAI consists of independent transmitter and receiver sections, each<br>section with its own clock generator.<br>The ESAI has 12 pins for data and clocking connection to external devices.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |

#### **Modules List**

| Table 2. i.MX53xD | Digital and | Analog Blocks | (continued) |
|-------------------|-------------|---------------|-------------|
|-------------------|-------------|---------------|-------------|

| Block<br>Mnemonic                   | Block Name                                                             | Subsystem                   | Brief Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
|-------------------------------------|------------------------------------------------------------------------|-----------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| ESDHCV3-3                           | Ultra-High-<br>Speed eMMC /<br>SD Host<br>Controller                   | Connectivity<br>Peripherals | <ul> <li>Ultra high-speed eMMC / SD host controller, enhanced to support eMMC</li> <li>4.4 standard specification, for 832 MBps.</li> <li>Port 3 is specifically enhanced to support eMMC 4.4 specification, for double data rate (832 Mbps, 8-bit port).</li> <li>ESDHCV3 is backward compatible to ESDHCV2 and supports all the features of ESDHCV2 as described below.</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
| ESDHCV2-1<br>ESDHCV2-2<br>ESDHCv2-4 | Enhanced<br>Multi-Media Card<br>/<br>Secure Digital<br>Host Controller |                             | <ul> <li>Enhanced multimedia card / secure digital host controller</li> <li>Ports 1, 2, and 4 are compatible with the "MMC System Specification" version 4.3, full support and supporting 1, 4 or 8-bit data.</li> <li>The generic features of the eSDHCv2 module, when serving as SD / MMC host, include the following:</li> <li>Can be configured either as SD / MMC controller</li> <li>Supports eSD and eMMC standard, for SD/MMC embedded type cards</li> <li>Conforms to SD Host Controller Standard Specification, version 2.0, full support.</li> <li>Compatible with the SD Memory Card Specification, version 1.1</li> <li>Compatible with the SDIO Card Specification, version 1.2</li> <li>Designed to work with SD memory, miniSD memory, SDIO, miniSDIO, SD Combo, MMC and MMC RS cards</li> <li>Configurable to work in one of the following modes: <ul> <li>SD/SDIO 1-bit, 4-bit</li> <li>Host clock frequency variable between 32 kHz to 52 MHz</li> <li>Up to 200 Mbps data transfer for SD/SDIO cards using 4 parallel data lines</li> <li>Up to 416 Mbps data transfer for MMC cards using 8 parallel data lines</li> </ul> </li> </ul> |
| FEC                                 | Fast Ethernet<br>Controller                                            | Connectivity<br>Peripherals | The Ethernet media access controller (MAC) is designed to support both 10 Mbps and 100 Mbps Ethernet/IEEE Std 802.3 <sup>™</sup> networks. An external transceiver interface and transceiver function are required to complete the interface to the media.<br>The i.MX53xD also consists of HW assist for IEEE1588 <sup>™</sup> standard. See, TSU and CE_RTC (IEEE1588) section for more details.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
| FIRI                                | Fast Infrared<br>Interface                                             | Connectivity<br>Peripherals | Fast infrared interface                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
| FLEXCAN-1<br>FLEXCAN-2              | Flexible<br>Controller Area<br>Network                                 | Connectivity<br>Peripherals | The controller area network (CAN) protocol was primarily, but not<br>exclusively, designed to be used as a vehicle serial data bus. Meets the<br>following specific requirements of this application: real-time processing,<br>reliable operation in the EXTMC environment of a vehicle,<br>cost-effectiveness and required bandwidth. The FLEXCAN is a full<br>implementation of the CAN protocol specification, Version 2.0 B (ISO<br>11898), which supports both standard and extended message frames at<br>1 Mbps.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |

| Table 2. i.MX53xD Digital and Analo | og Blocks (continued) |
|-------------------------------------|-----------------------|
|-------------------------------------|-----------------------|

| Block<br>Mnemonic                                                  | Block Name                        | Subsystem                        | Brief Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
|--------------------------------------------------------------------|-----------------------------------|----------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| GPIO-1<br>GPIO-2<br>GPIO-3<br>GPIO-4<br>GPIO-5<br>GPIO-6<br>GPIO-7 | General Purpose<br>I/O Modules    | System<br>Control<br>Peripherals | These modules are used for general purpose input/output to external ICs.<br>Each GPIO module supports up to 32 bits of I/O.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| GPT                                                                | General Purpose<br>Timer          | Timer<br>Peripherals             | Each GPT is a 32-bit "free-running" or "set and forget" mode timer with a programmable prescaler and compare and capture register. A timer counter value can be captured using an external event, and can be configured to trigger a capture event on either the leading or trailing edges of an input pulse. When the timer is configured to operate in "set and forget" mode, it is capable of providing precise interrupts at regular intervals with minimal processor intervention. The counter has output compare logic to provide the status and interrupt at comparison. This timer can be configured to run either on an external clock or on an internal clock.                                                                                                                                                                                                                                                                                                                                                                                                                                       |
| GPU3D                                                              | Graphics<br>Processing Unit       | Multimedia<br>Peripherals        | The GPU, version 3, provides hardware acceleration for 2D and 3D graphics algorithms with sufficient processor power to run desk-top quality interactive graphics applications on displays up to HD1080 resolution. It supports color representation up to 32 bits per pixel. GPU enables high-performance mobile 3D and 2D vector graphics at rates up to 33 Mtriangles/s, 200 Mpix/s, 800 Mpix/s (z).                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
| GPU2D                                                              | Graphics<br>Processing<br>Unit-2D | Multimedia<br>Peripherals        | The GPU2D version 1, provides hardware acceleration for 2D graphic algorithms with sufficient processor power to run desk-top quality interactive graphics applications on displays up to HD1080 resolution.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| 2C-1<br> 2C-2<br> 2C-3                                             | I <sup>2</sup> C Controller       | Connectivity<br>Peripherals      | I <sup>2</sup> C provides serial interface for controlling peripheral devices. Data rates of up to 400 kbps are supported.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
| IIM                                                                | IC Identification<br>Module       | Security                         | The IC identification module (IIM) provides an interface for reading, programming, and/or overriding identification and control information stored in on-chip fuse elements. The module supports electrically programmable poly fuses (e-Fuses). The IIM also provides a set of volatile software-accessible signals that can be used for software control of hardware elements not requiring non-volatility. The IIM provides the primary user-visible mechanism for interfacing with on-chip fuse elements. Among the uses for the fuses are unique chip identifiers, mask revision numbers, cryptographic keys, JTAG secure mode, boot characteristics, and various control signals requiring permanent non-volatility. The IIM also provides up to 28 volatile control signals. The IIM consists of a master controller, a software fuse value shadow cache, and a set of registers to hold the values of signals visible outside the module. IIM interfaces to the electrical fuse array (split to banks). Enables to set up boot modes, security levels, security keys and many other system parameters. |

#### **Modules List**

| Block<br>Mnemonic | Block Name                | Subsystem                        | Brief Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |  |
|-------------------|---------------------------|----------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| IOMUXC            | IOMUX Control             | System<br>Control<br>Peripherals | This module enables flexible I/O multiplexing. Each I/O pad has default as well as several alternate functions. The alternate functions are software configurable.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |  |
| IPU               | Image<br>Processing Unit  | Multimedia<br>Peripherals        | <ul> <li>Version 3M IPU enables connectivity to displays, relevant processing and synchronization. It supports two display ports and two camera ports, through the following interfaces:</li> <li>Legacy parallel interfaces</li> <li>Single/dual channel LVDS display interface</li> <li>Analog TV or VGA interfaces</li> <li>The processing includes:</li> <li>Image enhancement—color adjustment and gamut mapping, gamma correction and contrast enhancement</li> <li>Video/graphics combining</li> <li>Support for display backlight reduction</li> <li>Image conversion—resizing, rotation, inversion and color space conversion</li> <li>Hardware de-interlacing support</li> <li>Synchronization and control capabilities, allowing autonomous operation.</li> </ul> |  |
| KPP               | Keypad Port               | Connectivity<br>Peripherals      | The KPP supports an 8 × 8 external keypad matrix. The KPP features are<br>as follows:<br>• Open drain design<br>• Glitch suppression circuit design<br>• Multiple keys detection<br>• Standby key press detection                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |  |
| LDB               | LVDS Display<br>Bridge    | Connectivity<br>Peripherals      | <ul> <li>LVDS display bridge is used to connect the IPU (image processing unit) to external LVDS display interface. LDB supports two channels; each channel has following signals:</li> <li>1 clock pair</li> <li>4 data pairs</li> <li>On-chip differential drivers are provided for each pair.</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |  |
| OWIRE             | One-Wire<br>Interface     | Connectivity<br>Peripherals      | One-wire support provided for interfacing with an on-board EEPROM, and smart battery interfaces, for example, Dallas DS2502.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |  |
| PATA              | Parallel ATA              | Connectivity<br>Peripherals      | The PATA block is a AT attachment host interface. Its main use is to interface with hard disk drives and optical disc drives. It interfaces with the ATA-6 compliant device over a number of ATA signals. It is possible to connect a bus buffer between the host side and the device side.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |  |
| PWM-1<br>PWM-2    | Pulse Width<br>Modulation | Connectivity<br>Peripherals      |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |  |
| INTRAM            | Internal RAM              | Internal<br>Memory               | Internal RAM, shared with VPU.<br>The on-chip memory controller (OCRAM) module, is an interface between<br>the system's AXI bus, to the internal (on-chip) SRAM memory module. It is<br>used for controlling the 128 KB multimedia RAM, through a 64-bit AXI bus.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |  |
| BOOTROM           | Boot ROM                  | Internal<br>Memory               | Supports secure and regular boot modes.<br>The ROM controller supports ROM patching.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |  |

### Table 2. i.MX53xD Digital and Analog Blocks (continued)

| Block<br>Mnemonic | Block Name                        | Subsystem                        | Brief Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
|-------------------|-----------------------------------|----------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| RTIC              | Real Time<br>Integrity Checker    | Security                         | Protecting read only data from modification is one of the basic elements in trusted platforms. The run-time integrity checker, version 3 (RTIC) block is a data-monitoring device responsible for ensuring that the memory content is not corrupted during program execution. The RTIC mechanism periodically checks the integrity of code or data sections during normal OS run-time execution without interfering with normal operation. The purpose of the RTIC is to ensure the integrity of the peripheral memory contents, protect against unauthorized external memory elements replacement and assist with boot authentication.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| SAHARA            | SAHARA<br>Security<br>Accelerator | Security                         | SAHARA (symmetric/asymmetric hashing and random accelerator), version 4, is a security coprocessor. It implements symmetric encryption algorithms, (AES, DES, 3DES, RC4 and C2), public key algorithms (RSA and ECC), hashing algorithms (MD5, SHA-1, SHA-224 and SHA-256), and a hardware true random number generator. It has a slave IP Bus interface for the host to write configuration and command information, and to read status information. It also has a DMA controller, with an AHB bus interface, to reduce the burden on the host to move the required data to and from memory.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| SATA              | Serial ATA                        | Connectivity<br>Peripherals      | SATA HDD interface, includes the SATA controller and the PHY. It is a complete mixed-signal IP solution for SATA HDD connectivity.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
| SCCv2             | Security<br>Controller, ver. 2    | Security                         | The security controller is a security assurance hardware module designed<br>to safely hold sensitive data, such as encryption keys, digital right<br>management (DRM) keys, passwords and biometrics reference data. The<br>SCCv2 monitors the system's alert signal to determine if the data paths to<br>and from it are secure, that is, it cannot be accessed from outside of the<br>defined security perimeter. If not, it erases all sensitive data on its internal<br>RAM. The SCCv2 also features a key encryption module (KEM) that allows<br>non-volatile (external memory) storage of any sensitive data that is<br>temporarily not in use. The KEM utilizes a device-specific hidden secret key<br>and a symmetric cryptographic algorithm to transform the sensitive data<br>into encrypted data.                                                                                                                                                                                                                                                                                                                                |
| SDMA              | Smart Direct<br>Memory Access     | System<br>Control<br>Peripherals | <ul> <li>The SDMA is multi-channel flexible DMA engine. It helps in maximizing system performance by off loading various cores in dynamic data routing. The SDMA features list is as follows:</li> <li>Powered by a 16-bit instruction-set micro-RISC engine</li> <li>Multi-channel DMA supports up to 32 time-division multiplexed DMA channels</li> <li>48 events with total flexibility to trigger any combination of channels</li> <li>Memory accesses including linear, FIFO, and 2D addressing</li> <li>Shared peripherals between ARM and SDMA</li> <li>Very fast context-switching with two-level priority-based preemptive multi-tasking</li> <li>DMA units with auto-flush and prefetch capability</li> <li>Flexible address management for DMA transfers (increment, decrement, and no address changes on source and destination address)</li> <li>DMA ports can handle unidirectional and bidirectional flows (copy mode)</li> <li>Up to 8-word buffer for configurable burst transfers to / from the EXTMC</li> <li>Support of byte swapping and CRC calculations</li> <li>A library of scripts and API is available</li> </ul> |

#### **Modules List**

| Block<br>Mnemonic       | Block Name                          | Subsystem                        | Brief Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
|-------------------------|-------------------------------------|----------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| SECRAM                  | Secure /<br>Non-secure RAM          | Internal<br>Memory               | Secure / non-secure Internal RAM, controlled by SCC.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
| SJC                     | Secure JTAG<br>Interface            | System<br>Control<br>Peripherals | JTAG manipulation is a known hacker's method of executing unauthorized program code, getting control over secure applications, and running code in privileged modes. The JTAG port provides a debug access to several hardware blocks including the ARM processor and the system bus. The JTAG port must be accessible during platform initial laboratory bring-up, manufacturing tests and troubleshooting, as well as for software debugging by authorized entities. However, in order to properly secure the system, unauthorized JTAG usage should be strictly forbidden. In order to prevent JTAG manipulation while allowing access for manufacturing tests and software debugging, the i.MX53xD processor incorporates a mechanism for regulating JTAG access. SJC provides four different JTAG security modes that can be selected through an e-fuse configuration. |
| SPBA                    | Shared<br>Peripheral Bus<br>Arbiter | System<br>Control<br>Peripherals | SPBA (shared peripheral bus arbiter) is a two-to-one IP bus interface (IP bus) arbiter.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
| SPDIF                   | Sony Philips<br>Digital Interface   | Multimedia<br>Peripherals        | A standard digital audio transmission protocol developed jointly by the Sony<br>and Philips corporations. Both transmitter and receiver functionalists are<br>supported.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| SRTC                    | Secure Real<br>Time Clock           | Security                         | The SRTC incorporates a special system state retention register (SSRR) that stores system parameters during system shutdown modes. This register and all SRTC counters are powered by dedicated supply rail NVCC_SRTC_POW. The NVCC_SRTC_POW can be energized separately even if all other supply rails are shut down. This register is helpful for storing warm boot parameters. The SSRR also stores the system security state. In case of a security violation, the SSRR mark the event (security violation indication).                                                                                                                                                                                                                                                                                                                                                 |
| SSI-1<br>SSI-2<br>SSI-3 | I2S/SSI/AC97<br>Interface           | Connectivity<br>Peripherals      | The SSI is a full-duplex synchronous interface used on the i.MX53xDA processor to provide connectivity with off-chip audio peripherals. The SSI interfaces connect internally to the AUDMUX for mapping to external ports. The SSI supports a wide variety of protocols (SSI normal, SSI network, I2S, and AC-97), bit depths (up to 24 bits per word), and clock/frame sync options. Each SSI has two pairs of 8 x 24 FIFOs and hardware support for an external DMA controller in order to minimize its impact on system performance. The second pair of FIFOs provides hardware interleaving of a second audio stream, which reduces CPU overhead in use cases where two time slots are being used simultaneously.                                                                                                                                                       |

### Table 2. i.MX53xD Digital and Analog Blocks (continued)

| Table 2. i.MX53xD Digital and Analo | og Blocks (continued) |
|-------------------------------------|-----------------------|
|-------------------------------------|-----------------------|

| Block<br>Mnemonic                              | Block Name                                 | Subsystem                        | Brief Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
|------------------------------------------------|--------------------------------------------|----------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| IPTP                                           | IEEE1588<br>Precision Time<br>Protocol     | Connectivity<br>Peripherals      | The IEEE 1588-2002 (version 1) standard defines a precision time protocol (PTP) - which is a time-transfer protocol that enables synchronization of networks (for example, Ethernet), to a high degree of accuracy and precision.<br>The IEEE1588 hardware assist is composed of the two blocks: time stamp unit and real time clock, which provide the timestamping protocol's functionality, generating and reading the needed timestamps.<br>The hardware-assisted implementation delivers more precise clock synchronization at significantly lower CPU load compared to purely software implementations. |
| Temperature<br>Monitor                         | (Part of SATA<br>Block)                    | System<br>Control<br>Peripherals | The temperature sensor is an internal module to the i.MX53xD that<br>monitors the die temperature. The monitor is capable in generating SW<br>interrupt, or trigger the CCM, to reduce the core operating frequency.                                                                                                                                                                                                                                                                                                                                                                                          |
| TVE                                            | TV Encoder                                 | Multimedia                       | The TV encoder, version 2.1 is implemented in conjunction with the image processing unit (IPU) allowing handheld devices to display captured still images and video directly on a TV or LCD projector. It supports composite PAL/NTSC, VGA, S-video, and component up to HD1080p analog video outputs.                                                                                                                                                                                                                                                                                                        |
| TZIC                                           | TrustZone Aware<br>Interrupt<br>Controller | ARM/Control                      | The TrustZone interrupt controller (TZIC) collects interrupt requests from all i.MX53xD sources and routes them to the ARM core. Each interrupt can be configured as a normal or a secure interrupt. Software Force Registers and software Priority Masking are also supported.                                                                                                                                                                                                                                                                                                                               |
| UART-1<br>UART-2<br>UART-3<br>UART-4<br>UART-5 | UART Interface                             | Connectivity<br>Peripherals      | <ul> <li>Each of the UART blocks supports the following serial data transmit/receive protocols and configurations:</li> <li>7 or 8-bit data words, 1 or 2 stop bits, programmable parity (even, odd, or none)</li> <li>Programmable bit-rates up to 4 Mbps. This is a higher max baud rate relative to the 1.875 Mbps, which is specified by the TIA/EIA-232-F standard.</li> <li>32-byte FIFO on Tx and 32 half-word FIFO on Rx supporting auto-baud</li> <li>IrDA 1.0 support (up to SIR speed of 115200 bps)</li> <li>Option to operate as 8-pins full UART, DCE, or DTE</li> </ul>                        |
| USB                                            | USB Controller                             | Connectivity<br>Peripherals      | <ul> <li>USB supports USB2.0 480 MHz, and contains:</li> <li>One high-speed OTG sub-block with integrated HS USB PHY</li> <li>One high-speed host sub-block with integrated HS USB PHY</li> <li>Two identical high-speed Host modules</li> <li>The high-speed OTG module, which is internally connected to the HS USB PHY, is equipped with transceiver-less logic to enable on-board USB connectivity without USB transceivers</li> <li>All the USB ports are equipped with standard digital interfaces (ULPI, HS IC-USB) and transceiver.</li> </ul>                                                        |

#### **Modules List**

| Block<br>Mnemonic | Block Name                              | Subsystem                 | Brief Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
|-------------------|-----------------------------------------|---------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| VPU               | Video Processing<br>Unit                | Multimedia<br>Peripherals | <ul> <li>A high-performing video processing unit (VPU) version 3, which covers many SD-level video decoders and SD-level encoders as a multi-standard video codec engine as well as several important video processing such as rotation and mirroring.</li> <li>VPU Features:</li> <li>MPEG-2 decode, Mail-High profile, up to 1080i/p resolution, 40 Mbps bit rate</li> <li>MPEG4/XviD decode, SP/ASP profile, up to 1080 i/p resolution, 40 Mbps bit rate</li> <li>H.263 decode, P0/P3 profile, up to 16CIF resolution, 20 Mbps bit rate</li> <li>Sorenson H.263 decode, 4CIF resolution, 8 Mbps bit rate</li> <li>H.264 decode, BP/MP/HP profile, up to 1080 i/p resolution, 40 Mbps bit rate</li> <li>VC1 decode, SP/MP/AP profile, up to 1080 i/p resolution, 40 Mbps bit rate</li> <li>RV10 decode, 3/4/5/6 profile, up to 1080 i/p resolution, 40 Mbps bit rate</li> <li>MJPEG decode, Baseline profile, up to 1080 i/p resolution, 40 Mbps bit rate</li> <li>MJPEG4 encode, Main-Main profile, up to 1080 i/p resolution, 15 Mbps bit rate</li> <li>MPEG4 encode, Simple profile, up to 720p resolution, 12 Mbps bit rate<sup>2</sup></li> <li>H.263 encode, Baseline profile, up to 720p resolution, 14 Mbps bit rate<sup>2</sup></li> <li>MJPEG encode, Baseline profile, up to 720p resolution, 14 Mbps bit rate<sup>2</sup></li> <li>MJPEG encode, Baseline profile, up to 8192 x 8192 resolution, 80 Mbps bit rate<sup>2</sup></li> <li>MJPEG encode, Baseline profile, up to 720p resolution, 14 Mbps bit rate<sup>2</sup></li> <li>MJPEG encode, Baseline profile, up to 8192 x 8192 resolution, 80 Mbps bit rate<sup>2</sup></li> </ul> |
| WDOG-1            | Watch Dog                               | Timer<br>Peripherals      | The watch dog timer supports two comparison points during each counting period. Each of the comparison points is configurable to evoke an interrupt to the ARM core, and a second point evokes an external event on the WDOG line.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| WDOG-2<br>(TZ)    | Watch Dog<br>(TrustZone)                | Timer<br>Peripherals      | The TrustZone watchdog (TZ WDOG) timer module protects against<br>TrustZone starvation by providing a method of escaping normal mode and<br>forcing a switch to the TZ mode. TZ starvation is a situation where the<br>normal OS prevents switching to the TZ mode. This situation should be<br>avoided, as it can compromise the system's security. Once the TZ WDOG<br>module is activated, it must be serviced by TZ software on a periodic basis.<br>If servicing does not take place, the timer times out. Upon a time-out, the<br>TZ WDOG asserts a TZ mapped interrupt that forces switching to the TZ<br>mode. If it is still not served, the TZ WDOG asserts a security violation<br>signal to the CSU. The TZ WDOG module cannot be programmed or<br>deactivated by a normal mode SW.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
| XTALOSC           | 24 MHz Crystal<br>Oscillator            | Clocking                  | Provides a crystal oscillator amplifier that supports a 24-MHz external crystal                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
| XTALOSC_<br>32K   | 32.768 KHz<br>Crystal Oscillator<br>I/F | Clocking                  | Provides a crystal oscillator amplifier that supports a 32.768-kHz external crystal.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |

### Table 2. i.MX53xD Digital and Analog Blocks (continued)

<sup>1</sup> Video partially performed in hardware accelerator (70%) and partially in software.

 $^2$  VPU can generate higher bit rate than the maximum specified by the corresponding standard.

# 3.1 Special Signal Considerations

Special signal considerations information is contained in Chapter 1 of i.MX53 System Development User's Guide.

The package contact assignments can be found in Section 6, "Package Information and Contact Assignments." Signal descriptions are defined in the i.MX53xD reference manual.

# 4 Electrical Characteristics

This section provides the device and module-level electrical characteristics for the i.MX53xD processor.

### NOTE

This electrical specification is preliminary. These specifications are not fully tested or guaranteed at this early stage of the product life cycle. Finalized specifications will be published after thorough characterization and device qualifications have been completed.

# 4.1 Chip-Level Conditions

This section provides the device-level electrical characteristics for the IC. See Table 3 for a quick reference to the individual tables and sections.

| For these characteristics,        | Topic appears      |
|-----------------------------------|--------------------|
| Absolute Maximum Ratings          | Table 4 on page 18 |
| Package Thermal Resistance Data   | Table 5 on page 18 |
| i.MX53xD Operating Ranges         | Table 6 on page 19 |
| External Clock Sources            | Table 7 on page 21 |
| Maximal Supply Currents           | Table 8 on page 22 |
| USB Interface Current Consumption | Table 9 on page 23 |

Table 3. i.MX53xD Chip-Level Conditions

# 4.1.1 Absolute Maximum Ratings

### CAUTION

Stresses beyond those listed under Table 4 may cause permanent damage to the device. These are stress ratings only. Functional operation of the device at these or any other conditions beyond those indicated under Table 6 is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

| Parameter Description                                                 | Symbol                            | Min  | Мах                    | Unit |
|-----------------------------------------------------------------------|-----------------------------------|------|------------------------|------|
| Peripheral Core Supply Voltage                                        | VCC                               | -0.3 | 1.35                   | V    |
| ARM Core Supply Voltage                                               | VDDGP                             | -0.3 | 1.35                   | V    |
| Supply Voltage UHVIO                                                  | Supplies denoted as I/O Supply    | -0.5 | 3.6                    | V    |
| Supply Voltage for non UHVIO                                          | Supplies denoted as I/O Supply    | -0.5 | 3.3                    | V    |
| USB VBUS                                                              | VBUS                              | —    | 5.25                   | V    |
| Input voltage on USB_OTG_DP, USB_OTG_DN,<br>USB_H1_DP, USB_H1_DN pins | USB_DP/USB_DN                     | -0.3 | 3.63 <sup>1</sup>      | V    |
| Input/Output Voltage Range                                            | V <sub>in</sub> /V <sub>out</sub> | -0.5 | OVDD +0.3 <sup>2</sup> | V    |
| ESD Damage Immunity:                                                  | V <sub>esd</sub>                  |      |                        |      |
| Human Body Model (HBM)<br>Charge Device Model (CDM)                   |                                   |      | 2000<br>500            | V    |
| Storage Temperature Range                                             | T <sub>STORAGE</sub>              | -40  | 150                    | °C   |

#### Table 4. Absolute Maximum Ratings

<sup>1</sup> USB\_DN and USB\_DP can tolerate 5 V for up to 24 hours.

<sup>2</sup> The term OVDD in this section refers to the associated supply rail of an input or output. The association is described in Table 110 on page 157. The maximum range can be superseded by the DC tables.

### 4.1.2 Thermal Resistance

Table 5 provides the package thermal resistance data.

#### Table 5. Package Thermal Resistance Data

| Rating                                                      | Board                      | Symbol               | Value | Unit |
|-------------------------------------------------------------|----------------------------|----------------------|-------|------|
| Junction to Ambient (natural convection) <sup>1, 2</sup>    | Single layer board (1s)    | $R_{	hetaJA}$        | 28    | °C/W |
| Junction to Ambient (natural convection) <sup>1, 2, 3</sup> | Four layer board<br>(2s2p) | $R_{	hetaJA}$        | 16    | °C/W |
| Junction to Ambient (@200 ft/min) <sup>1, 3</sup>           | Single layer board (1s)    | $R_{	ext{	heta}JMA}$ | 21    | °C/W |
| Junction to Ambient (@200 ft/min) <sup>1, 3</sup>           | Four layer board<br>(2s2p) | $R_{	hetaJMA}$       | 13    | °C/W |
| Junction to Board <sup>4</sup>                              | —                          | $R_{	hetaJB}$        | 6     | °C/W |
| Junction to Case <sup>5</sup>                               | —                          | $R_{	ext{	heta}JC}$  | 4     | °C/W |
| Junction to Package Top (natural convection) <sup>6</sup>   | —                          | $\Psi_{JT}$          | 4     | °C/W |

<sup>1</sup> Junction temperature is a function of die size, on-chip power dissipation, package thermal resistance, mounting site (board) temperature, ambient temperature, air flow, power dissipation of other components on the board, and board thermal resistance.

<sup>2</sup> Per JEDEC JESD51-2 with the single layer board horizontal. Board meets JESD51-9 specification.

<sup>3</sup> Per JEDEC JESD51-6 with the board horizontal.

- <sup>4</sup> Thermal resistance between the die and the printed circuit board per JEDEC JESD51-8. Board temperature is measured on the top surface of the board near the package.
- <sup>5</sup> Thermal resistance between the die and the case top surface as measured by the cold plate method (MIL SPEC-883 Method 1012.1).
- <sup>6</sup> Thermal characterization parameter indicating the temperature difference between package top and the junction temperature per JEDEC JESD51-2.

# 4.1.3 Operating Ranges

Table 6 provides the operating ranges of i.MX53xD processor.

| Symbol                   | Parameter                                                                             | Minimum <sup>1</sup> | Nominal <sup>2</sup> | Maximum <sup>1</sup> | Unit |
|--------------------------|---------------------------------------------------------------------------------------|----------------------|----------------------|----------------------|------|
| VDDGP <sup>3</sup>       | ARM core supply voltage $f_{ARM} \le 400 \text{ MHz}$                                 | 0.9                  | 0.95                 | 1.05                 | V    |
|                          | ARM core supply voltage $f_{ARM} \le 800 \text{ MHz}$                                 | 1.05                 | 1.1                  | 1.15                 | V    |
|                          | ARM core supply voltage $f_{ARM} \le 1000 \text{ MHz}$                                | 1.2                  | 1.25                 | 1.3                  | V    |
|                          | ARM core supply voltage<br>Stop mode                                                  | 0.80                 | 0.85                 | 1.3                  | V    |
|                          | Peripheral supply voltage                                                             | 1.25                 | 1.3                  | 1.35                 | V    |
| VCC                      | Peripheral supply voltage—Stop mode                                                   | 0.9                  | 0.95                 | 1.35                 | V    |
| VDDA <sup>4</sup>        | Memory arrays voltage                                                                 | 1.25                 | 1.30                 | 1.35                 | V    |
| VDDA                     | Memory arrays voltage—Stop mode                                                       | 0.9                  | 0.95                 | 1.35                 | V    |
| VDDAL1 <sup>4</sup>      | L1 Cache Memory arrays voltage                                                        | 1.25                 | 1.30                 | 1.35                 | V    |
| VDDALT                   | L1 Cache Memory arrays voltage—Stop mode                                              | 0.9                  | 0.95                 | 1.35                 | V    |
| VDD_DIG_PLL <sup>5</sup> | PLL Digital supplies—external regulator option                                        | 1.25                 | 1.3                  | 1.35                 | V    |
| VDD_ANA_PLL <sup>6</sup> | PLL Analog supplies—external regulator option                                         | 1.75                 | 1.8                  | 1.95                 | V    |
| NVCC_CKIH                | ESD protection of the CKIH pins, FUSE read Supply<br>and 1.8V bias for the UHVIO pads | 1.65                 | 1.8                  | 1.95                 | V    |
| NVCC_LCD<br>NVCC_JTAG    | GPIO digital power supplies                                                           | 1.65                 | 1.8 or<br>2.775      | 3.1                  | V    |
| NVCC_LVDS                | LVDS interface Supply                                                                 | 2.25                 | 2.5                  | 2.75                 | V    |
| NVCC_LVDS_BG             | LVDS Band Gap Supply                                                                  | 2.25                 | 2.5                  | 2.75                 | V    |
|                          | DDR Supply DDR2 range                                                                 | 1.7                  | 1.8                  | 1.9                  |      |
|                          | DDR Supply LPDDR2 range                                                               | 1.14                 | 1.2                  | 1.3                  |      |
| NVCC_EMI_DRAM            |                                                                                       | 1.47                 | 1.55                 | 1.63                 | V    |
|                          | DDR Supply LV-DDR2 range                                                              | 1.42                 | 1.5                  | 1.58                 |      |
|                          | DDR Supply DDR3 range                                                                 | 1.42                 | 1.5                  | 1.58                 |      |

Table 6. i.MX53xD Operating Ranges

| Symbol                                                                          | Parameter                                                                                                                       | Minimum <sup>1</sup> | Nominal <sup>2</sup> | Maximum <sup>1</sup> | Unit |
|---------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------|----------------------|----------------------|----------------------|------|
| VDD_FUSE <sup>7</sup>                                                           | Fusebox Program Supply (Write Only)                                                                                             | 3.0                  | —                    | 3.3                  | V    |
| NVCC_NANDF<br>NVCC_SD1                                                          | Ultra High voltage I/O (UHVIO) supplies                                                                                         |                      |                      |                      |      |
| NVCC_SD2                                                                        | UHVIO_L                                                                                                                         | 1.65                 | 1.8                  | 1.95                 |      |
| NVCC_PATA<br>NVCC_KEYPAD                                                        | UHVIO_H                                                                                                                         | 2.5                  | 2.775                | 3.1                  |      |
| NVCC_GPIO<br>NVCC_GPIO<br>NVCC_FEC<br>NVCC_EIM_MAIN<br>NVCC_EIM_SEC<br>NVCC_CSI | UHVIO_UH                                                                                                                        | 3.0                  | 3.3                  | 3.6                  | V    |
| TVDAC_DHVDD <sup>8</sup><br>TVDAC_AHVDDRGB <sup>8</sup>                         | TVE digital and analog power supply, TVE-to-DAC level shifter supply, cable detector supply, analog power supply to RGB channel | 2.69                 | 2.75                 | 2.91                 | V    |
|                                                                                 | For GPIO use only, when TVE is not in use                                                                                       | 1.65                 | 1.8 or<br>2.775      | 3.1                  | V    |
| NVCC_SRTC_POW                                                                   | SRTC Core and slow I/O Supply (GPIO) <sup>9</sup>                                                                               | 1.25                 | 1.3                  | 1.35                 | V    |
| NVCC_RESET                                                                      | LVIO                                                                                                                            | 1.65                 | 1.8 or<br>2.775      | 3.1                  | V    |
| USB_H1_VDDA25<br>USB_OTG_VDDA25<br>NVCC_XTAL                                    | USB_PHY analog supply, oscillator amplifier analog supply <sup>10</sup>                                                         | 2.25                 | 2.5                  | 2.75                 | V    |
| USB_H1_VDDA33<br>USB_OTG_VDDA33                                                 | USB PHY I/O analog supply                                                                                                       | 3.0                  | 3.3                  | 3.6                  | V    |
| VBUS                                                                            | See Table 4 on page 18 and Table 102 on page 149 for details. Note that this is not a power supply.                             | _                    | _                    | _                    | _    |
| VDD_REG <sup>11</sup>                                                           | Power supply input for the integrated linear regulators                                                                         | 2.37                 | 2.5                  | 2.63                 | V    |
| VP                                                                              | SATA PHY core power supply                                                                                                      | 1.25                 | 1.3                  | 1.35                 | V    |
| VPH                                                                             | SATA PHY I/O supply voltage                                                                                                     | 2.25                 | 2.5                  | 2.75                 | V    |
| Tj                                                                              | Junction Temperature                                                                                                            | -20                  | 95 <sup>12</sup>     | 105                  | °C   |

#### Table 6. i.MX53xD Operating Ranges (continued)

Voltage at the package power supply contact must be maintained between the minimum and maximum voltages. The design must allow for supply tolerances and system voltage drops.

<sup>2</sup> The nominal values for the supplies indicate the target setpoint for a tolerance no tighter than  $\pm$  50 mV. Use of supplies with a tighter tolerance allows reduction of the setpoint with commensurate power savings.

<sup>3</sup> A voltage transition is allowed for the required supply ramp up to the nominal value prior to achieving a clock speed increase. Similarly, to accommodate a frequency reduction, a voltage transition is allowed for a supply ramp down to the nominal value after the frequency is decreased.

<sup>4</sup> VDDA and VDDAL1 can be driven by the VDD\_DIG\_PLL internal regulator using external connections. When operating in this configuration, the regulator is still operating at the default 1.2 V, as bootup start. During bootup initialization, software should increase this regulator voltage to match VCC (1.3 V nominal) in order to reduce internal leakage current.

- <sup>5</sup> By default, VDD\_DIG\_PLL is driven from internal on-die 1.2 V linear regulator (LDO). In this case, there is no need driving this supply externally. LDO output to VDD\_DIG\_PLL should be configured by software after power-up to 1.3 V output. A bypass capacitor of minimal value 22 μF should be connected to this pad in any case whether it is driven internally or externally. Use of the on-chip LDO is preferred. See i.MX53 System Development User's Guide.
- <sup>6</sup> By default, the VDD\_ANA\_PLL is driven from internal on-die 1.8 V linear regulator (LDO). In this case there is no need driving this supply externally. A bypass capacitor of minimal value 22 μF should be connected to this pad in any case whether it is driven internally or externally. Use of the on-chip LDO is preferred. See i.MX53 System Development User's Guide.
- <sup>7</sup> In case the VDD\_FUSE is kept powered on during Fuse Read mode, the efuse\_prog\_supply\_gate bit in CCM\_CGPR register should be kept low, to avoid the possibility of inadvertently blowing fuses. Alternately, VDD\_FUSE can be ground or left floating, when not in Fuse Write mode.
- <sup>8</sup> If not using TVE module or other pads in this power domain for the product, the TVDAC\_DHVDD and TVDAC\_AHVDDRGB can remain floating.
- <sup>9</sup> GPIO pad operational at low frequency
- <sup>10</sup> The analog supplies should be isolated in the application design. Use of series inductors is recommended.
- <sup>11</sup> VDD\_REG is power supply input for the integrated linear regulators of VDD\_ANA\_PLL and VDD\_DIG\_PLL when they are configured to the internal supply option. VDDR\_REG still has to be tied to 2.5 V supply when VDD\_ANA\_PLL and VDD\_DIG\_PLL are configured for external power supply mode although in this case it is not used as supply source.

<sup>12</sup> Lifetime of 21,900 hours based on 95 C junction temperature at nominal supply voltages.

### 4.1.4 External Clock Sources

The i.MX53xD device has four external input system clocks, a low frequency (CKIL), a high frequency (XTAL), and two general purpose CKIH1 and CKIH2 clocks.

The CKIL is used for low-frequency functions. It supplies the clock for wake-up circuit, power-down real time clock operation, and slow system and watch-dog counters. The clock input can be connected to either external oscillator or a crystal using internal oscillator amplifier.

The system clock input XTAL is used to generate the main system clock. It supplies the PLLs and other peripherals. The system clock input can be connected to either external oscillator or a crystal using internal oscillator amplifier.

CKIH1 and CKIH2 provide additional clock source option for peripherals that require specific and accurate frequencies.

Table 7 shows the interface frequency requirements.

| Parameter Description               | Symbol                                     | Min                                                                   | Тур                       | Мах | Unit |
|-------------------------------------|--------------------------------------------|-----------------------------------------------------------------------|---------------------------|-----|------|
| CKIL Oscillator <sup>1</sup>        | f <sub>ckil</sub>                          | _                                                                     | 32.768 <sup>2</sup> /32.0 | _   | kHz  |
| CKIH1, CKIH2 Operating<br>Frequency | f <sub>ckih1</sub> ,<br>f <sub>ckih2</sub> | See Table 31, "CAMP Electrical Parameters (CKIH1, CKIH2)," on page 44 |                           |     | MHz  |
| XTAL Oscillator                     | f <sub>xtal</sub>                          | 22                                                                    | 24                        | 27  | MHz  |

Table 7. External Input Clock Frequency

<sup>1</sup> External oscillator or a crystal with internal oscillator amplifier.

<sup>2</sup> Recommended nominal frequency 32.768 kHz.

# 4.1.5 Maximal Supply Currents

Table 8 represents the maximal momentary current transients on power lines, and should be used for power supply selection. Maximal currents higher by far than the average power consumption of typical use cases. For typical power consumption information, refer to i.MX53xD power consumption application note.

| Power Line                        | Conditions                | Max Current                           | Unit |
|-----------------------------------|---------------------------|---------------------------------------|------|
| VDDGP                             | 1000MHz ARM clock.        | 1700                                  | mA   |
| VCC                               |                           | 800                                   | mA   |
| VDDA+VDDAL1                       |                           | 100                                   | mA   |
| VDD_DIG_PLL                       |                           | 10                                    | mA   |
| VP                                |                           | 20                                    | mA   |
| VDD_ANA_PLL                       |                           | 10                                    | mA   |
| MVCC_XTAL                         |                           | 25                                    | mA   |
| VDD_REG                           |                           | 325                                   | mA   |
| VDD_FUSE                          | Fuse Write Mode operation | 60                                    | mA   |
|                                   | 1.8v (DDR2)               | 800                                   | mA   |
| NVCC_EMI_DRAM                     | 1.5v (DDR3)               | 650                                   | mA   |
|                                   | 1.2v (LPDDR2)             | 250                                   | mA   |
| TVDAC_DHVDD + TVDAC_AHVDDRGB      |                           | 200                                   | mA   |
| NVCC_SRTC_POW                     |                           | <1                                    | mA   |
| USB_H1_VDDA25 +<br>USB_OTG_VDDA25 |                           | 50                                    | mA   |
| USB_H1_VDDA33 +<br>USB_OTG_VDDA33 |                           | 20                                    | mA   |
| VPH                               |                           | 60                                    | mA   |
| NVCC_CKIH                         |                           | Use maximal IO Eq <sup>1</sup> , N=4  |      |
| NVCC_CSI                          |                           | Use maximal IO Eq <sup>1</sup> , N=20 |      |
| NVCC_EIM_MAIN                     |                           | Use maximal IO Eq <sup>1</sup> , N=39 |      |
| NVCC_EIM_SEC                      |                           | Use maximal IO Eq <sup>1</sup> , N=16 |      |
| NVCC_EMI_DRAM                     |                           | Use maximal IO Eq <sup>1</sup> , N=78 |      |
| NVCC_FEC                          |                           | Use maximal IO Eq <sup>1</sup> , N=11 |      |
| NVCC_GPIO                         |                           | Use maximal IO Eq <sup>1</sup> , N=13 |      |

#### **Table 8. Maximal Supply Currents**

| Power Line   | Conditions | Max Current                           | Unit |
|--------------|------------|---------------------------------------|------|
| NVCC_JTAG    |            | Use maximal IO Eq <sup>1</sup> , N=6  |      |
| NVCC_KPAD    |            | Use maximal IO Eq <sup>1</sup> , N=11 |      |
| NVCC_LCD     |            | Use maximal IO Eq <sup>1</sup> , N=29 |      |
| NVCC_LVDS    |            | Use maximal IO Eq <sup>1</sup> , N=20 |      |
| NVCC_LVDS_BG |            | Use maximal IO Eq <sup>1</sup> , N=1  |      |
| NVCC_NANDF   |            | Use maximal IO Eq <sup>1</sup> , N=8  |      |
| NVCC_PATA    |            | Use maximal IO Eq <sup>1</sup> , N=29 |      |
| NVCC_REST    |            | Use maximal IO Eq <sup>1</sup> , N=5  |      |
| NVCC_SD1     |            | Use maximal IO Eq <sup>1</sup> , N=6  |      |
| NVCC_SD2     |            | Use maximal IO Eq <sup>1</sup> , N=6  |      |
| NVCC_XTAL    |            | Use maximal IO Eq <sup>1</sup> , N=2  |      |

#### Table 8. Maximal Supply Currents (continued)

<sup>1</sup> General Equation for estimated, maximal power consumption of an IO power supply:

Imax = N \* C \* V \* (0.5 \* F)

Where:

N - Number of IO pins supplies by the power line

C - Equivalent external capacitive load

V - IO voltage

(0.5 \* F) - Data change rate. Up to 0.5 of the clock rate (F).

# 4.1.6 USB-OH-3 (OTG + 3 Host ports) Module and the Two USB PHY (OTG and H1) Current Consumption

Table 9 shows the USB interface current consumption.

| Parameter                                              | Conditions   |    | Typical @ 25 °C | Max | Unit |
|--------------------------------------------------------|--------------|----|-----------------|-----|------|
| Analog Supply 3.3 V<br>USB_H1_VDDA33<br>USB_OTG_VDDA33 | Full Speed   | RX | 5.5             | 6   |      |
|                                                        |              | ΤХ | 7               | 8   | mA   |
|                                                        | High Speed   | RX | 5               | 6   | ШA   |
|                                                        | riigii opeeu | ТХ | 5               | 6   |      |

#### Table 9. USB Interface Current Consumption

| Parameter                                                                   | Conditions  |    | Typical @ 25 °C | Max | Unit |
|-----------------------------------------------------------------------------|-------------|----|-----------------|-----|------|
| Analog Supply 2.5 V<br>USB_H1_VDDA25<br>USB_OTG_VDDA25                      | Full Speed  | RX | 6.5             | 7   |      |
|                                                                             | Full Speed  | TX | 6.5             | 7   |      |
|                                                                             | Lligh Crood | RX | 12              | 13  | mA   |
|                                                                             | High Speed  | ТХ | 21              | 22  |      |
|                                                                             | Full Speed  | RX | 8               | —   |      |
| Digital Supply                                                              |             | ТХ | 8               | —   |      |
| VCC (1.2 V)                                                                 | Lligh Crood | RX | 8               | —   | mA   |
|                                                                             | High Speed  | ТХ | 8               | —   |      |
| USB_H1_VDDA33 + USB_OTG_VDDA33 +<br>USB_H1_VDDA25 + USB_OTG_VDDA25 +<br>VCC | Suspend     |    |                 |     | μA   |

Table 9. USB Interface Current Consumption (continued)

# 4.2 **Power Supplies Requirements and Restrictions**

The system design must comply with power-up sequence, power-down sequence and steady state guidelines as described in this section to guarantee the reliable operation of the device. Any deviation from these sequences may result in the following situations:

- Excessive current during power-up phase
- Prevention of the device from booting
- Irreversible damage to the i.MX53xD processor (worst-case scenario)

# 4.2.1 Power-Up Sequence

The following observations should be considered:

- The consequent steps in power up sequence should not start before the previous step supplies have been stabilized within 90-110% of their nominal voltage, unless stated otherwise.
- NVCC\_SRTC\_POW should remain powered ON continuously, to maintain internal real-time clock status. Otherwise, it has to be powered ON together with VCC, or preceding VCC.
- The VCC should be powered ON together, or any time after NVCC\_SRTC\_POW.
- NVCC\_CKIH should be powered ON after VCC is stable and before other IO supplies (NVCC\_xxx) are powered ON.
- IO Supplies (NVCC\_xxx) below or equal to 2.8 V nom./3.1 V max. should not precede NVCC\_CKIH. They can start powering ON during NVCC\_CKIH ramp-up, before it is stabilized. Within this group, the supplies can be powered-up in any order.
- IO Supplies (NVCC\_xxx) above 2.8 V nom./3.1 V max. should be powered ON only after NVCC\_CKIH is stable.
- In case VDD\_DIG\_PLL and VDD\_ANA\_PLL are powered ON from internal voltage regulator (default case for i.MX53xD), there are no related restrictions on VDD\_REG, as it is used as their

internal regulators power source.

If VDD\_DIG\_PLL and VDD\_ANA\_PLL are powered on externally, to reduce current leakage during the power-up, it is recommended to activate the VDD\_REG before or at the same time with VDD\_DIG\_PLL and VDD\_ANA\_PLL. If this sequencing is not possible, make sure that the 2.5 V VDD\_REG supply shut-off output impedance is higher than 1 k $\Omega$  when it is inactive.

• VDD\_REG supply is required to be powered ON to enable DDR operation. It must be powered on after VCC and before NVCC\_EMI\_DRAM. The sequence should be:

### $VCC \rightarrow VDD_REG \rightarrow NVCC\_EMI_DRAM$

- NVCC\_EIM\_DRAM\_2P5 PoP additional power line timing is the same as DVV\_REG
- VDDA and VDDAL1 can be powered ON anytime before POR\_B, regardless of any other power signal.
- VDDGP can be powered ON anytime before POR\_B, regardless of any other power signal.
- VP and VPH can be powered up together, or anytime after, the VCC. VP and VPH should come before POR.
- TVDAC\_DHVDD and TVDAC\_AHVDDRGB should be powered from the same regulator. This is due to ESD diode protection circuit, that may cause current leakage if one of the supplies is powered ON before the other.

### NOTE

The POR\_B input must be immediately asserted at power-up and remain asserted until after the last power rail reaches its working voltage.

Figure 2 shows the power-up sequence diagram.



### NOTE

Need to ensure that there is no back voltage (leakage) from any supply on the board towards the 3.3 V supply (for example, from the parts that use both 1.8 V and the 3.3 V supply).

1. If fuse writing is required, VDD\_FUSE should be powered ON after NVCC\_CKIH is stable.

### 4.2.2 Power-Down Sequence

Power-down sequence should follow one of the following two options:

**Option 1:** Switch all supplies down simultaneously with further free discharge. A deviation of few microseconds of actual power-down of the different power rails is acceptable.

**Option 2:** Switch down supplies, in any order, keeping the following rules:

- NVCC\_CKIH must be powered down at the same time or after the UHVIO IO cell supplies (for full supply list, refer to Table 6, Ultra High voltage I/O (UHVIO) supplies). A deviation of few microseconds of actual power-down of the different power rails is acceptable.
- VDD\_REG must be powered down at the same time or after NVCC\_EMI\_DRAM supply. A deviation of few microseconds of actual power-down of the different power rails is acceptable.
- If all of the following conditions are met:
  - 1. VDD\_REG is powered down to 0V (Not Hi-Z)
  - 2. VDD\_DIG\_PLL and VDD\_ANA\_PLL are provided externally,
  - 3. VDD\_REG is powered down before VDD\_DIG\_PLL and VDD\_ANA\_PLL

Then the following rule should be kept: VDD\_REG output impedance must be higher than 1 k $\Omega$ , when inactive.

### 4.2.3 **Power Supplies Usage**

- All IO pins should not be externally driven while the IO power supply for the pin (NVCC\_xxx) is off. This can cause internal latch-up and malfunctions due to reverse current flows. For information about IO power supply of each pin refer to "Power Rail" columns in pin list tables of section 6.
- If not using SATA interface and the embedded thermal sensor, the VP and VPH should be grounded. In particular, keeping VPH turned OFF while the VP is powered ON is not recommended and might lead to excessive power consumption.
- When internal clock source is used for SATA temperature monitor the USB\_PHY supplies and PLL need to be active because they are providing the clock.
- If not using TVE the module, the TVDAC\_DHVDD and TVDAC\_AHVDDRGB can remain floating. If only the GPIO pads in TVDAC\_AHVDDRGB domain are in use, the supplies can be set to GPIO pad voltage range (1.65 V to 3.1 V).

# 4.3 I/O DC Parameters

This section includes the DC parameters of the following I/O types:

- General Purpose I/O (GPIO)
- Double Data Rate 3 I/O (DDR3) for DDR2/LVDDR2, LPDDR2 and DDR3 modes
- Low Voltage I/O (LVIO)
- Ultra High Voltage I/O (UHVIO)
- LVDS I/O

### NOTE

The term 'OVDD' in this section refers to the associated supply rail of an input or output. The association is shown in Table 110.



Figure 3. Circuit for Parameters Voh and Vol for IO Cells

### 4.3.1 General Purpose I/0 (GPIO) DC Parameters

The parameters in Table 10 are guaranteed per the operating ranges in Table 6, unless otherwise noted. Table 10 shows DC parameters for GPIO pads, operating at two supply ranges:

- 1.1 V to 1.3 V
- 1.65 V to 3.1 V

| Parameter                                     | Symbol | Test Conditions                                                         | Min                          | Тур | Мах                | Unit |
|-----------------------------------------------|--------|-------------------------------------------------------------------------|------------------------------|-----|--------------------|------|
| High-level output voltage <sup>1</sup>        | Voh    | lout = -1 mA<br>lout= specified loh Drive                               | OVDD – 0.15<br>0.8*OVDD      | —   | —                  | V    |
| Low-level output voltage <sup>1</sup>         | Vol    | lout = 1 mA<br>lout= specified lol Drive                                |                              | _   | 0.15<br>0.2 × OVDD | V    |
| High-level output current<br>(1.1-1.3V OVDD)  | loh    | Vout = 0.8×OVDD<br>Low drive<br>Medium drive<br>High drive<br>Max drive | 0.85<br>1.7<br>2.5<br>3.4    | _   | _                  | mA   |
| Low-level output current<br>(1.1-1.3V OVDD)   | lol    | Vout = 0.2×OVDD<br>Low drive<br>Medium drive<br>High drive<br>Max drive | 0.9<br>1.9<br>2.9<br>3.8     | _   | _                  | mA   |
| High-level output current<br>(1.65-3.1V OVDD) | loh    | Vout = 0.8×OVDD<br>Low drive<br>Medium drive<br>High drive<br>Max drive | -2.1<br>-4.2<br>-6.3<br>-8.4 | _   | _                  | mA   |

| Parameter                                    | Symbol | Test Conditions                                                         | Min                      | Тур              | Max                      | Unit       |
|----------------------------------------------|--------|-------------------------------------------------------------------------|--------------------------|------------------|--------------------------|------------|
| Low-level output current<br>(1.65-3.1V OVDD) | lol    | Vout = 0.2×OVDD<br>Low drive<br>Medium drive<br>High drive<br>Max drive | 2.1<br>4.2<br>6.3<br>8.4 | _                | _                        | mA         |
| High-Level DC input voltage <sup>1, 2</sup>  | VIH    | —                                                                       | 0.7 × OVDD               | _                | OVDD                     | V          |
| Low-Level DC input voltage <sup>1, 2</sup>   | VIL    | _                                                                       | 0                        | _                | $0.3 \times \text{OVDD}$ | V          |
| Input Hysteresis                             | VHYS   | OVDD = 1.875 V<br>OVDD = 2.775 V                                        | 0.25                     | 0.34<br>0.45     | _                        | V          |
| Schmitt trigger VT+ <sup>2, 3</sup>          | VT+    | _                                                                       | $0.5 \times \text{OVDD}$ | —                | —                        | V          |
| Schmitt trigger VT-2, 3                      | VT–    | _                                                                       | _                        | —                | 0.5 	imes OVDD           | V          |
| Input current (no pull-up/down)              | IIN    | VI = 0 V<br>VI = OVDD                                                   | 1.7                      | —                | 250<br>120               | nA         |
| Input current (22 k $\Omega$ Pull-up)        | IIN    | VI = 0 V<br>VI = OVDD                                                   | _                        | —                | 161<br>0.12              | μ <b>A</b> |
| Input current (47 k $\Omega$ Pull-up)        | IIN    | VI = 0 V<br>VI = OVDD                                                   | _                        | —                | 76<br>0.12               | μA         |
| Input current (100 k $\Omega$ Pull-up)       | IIN    | VI = 0 V<br>V I= OVDD                                                   | _                        | _                | 36<br>0.12               | μ <b>A</b> |
| Input current (100 k $\Omega$ Pull-down)     | IIN    | VI = 0 V<br>VI = OVDD                                                   | _                        |                  | 0.25<br>36               | μA         |
| Keeper Circuit Resistance                    |        |                                                                         | —                        | 125 <sup>4</sup> | —                        | kΩ         |

<sup>1</sup> Overshoot and undershoot conditions (transitions above OVDD and below GND) on switching pads must be held below 0.6 V, and the duration of the overshoot/undershoot must not exceed 10% of the system clock cycle. Overshoot/ undershoot must be controlled through printed circuit board layout, transmission line impedance matching, signal line termination, or other methods. Non-compliance to this specification may affect device reliability or cause permanent damage to the device.

<sup>2</sup> To maintain a valid level, the transition edge of the input must sustain a constant slew rate (monotonic) from the current DC level through to the target DC level, VIL or VIH. Monotonic input transition time is from 0.1 ns to 1 s.

<sup>3</sup> Hysteresis of 250 mV is guaranteed over all operating conditions when hysteresis is enabled.

<sup>4</sup> Use an off-chip pull resistor of less than  $60k\Omega$  to override this keeper.

# 4.3.2 LPDDR2 I/O DC Parameters

The LPDDR2 I/O pads support DDR2/LVDDR2, LPDDR2, and DDR3 operational modes.

### 4.3.2.1 DDR2 Mode I/O DC Parameters

The DDR2 interface fully complies with JESD79-2E DDR2 JEDEC standard release April, 2008. The parameters in Table 11 are guaranteed per the operating ranges in Table 6, unless otherwise noted.

| Parameters                                                        | Symbol       | Test Conditions            | Min         | Тур              | Max         | Unit |
|-------------------------------------------------------------------|--------------|----------------------------|-------------|------------------|-------------|------|
| High-level output voltage <sup>2</sup>                            | Voh          |                            | 0.9*OVDD    | —                | _           | V    |
| Low-level output voltage                                          | Vol          |                            | _           | _                | 0.1*OVDD    | V    |
| Output minimum Source Current <sup>3</sup>                        | loh          | OVDD=1.7 V,<br>Vout=1.42 V | -13.4       | _                | _           | mA   |
| Output min Sink Current <sup>4</sup>                              | lol          | OVDD=1.7 V,<br>Vout=280 mV | 13.4        | _                | _           | mA   |
| Input Reference Voltage                                           | Vref         |                            | 0.49*OVDD   | 0.5*OVDD         | 0.51*OVDD   |      |
| DC input High Voltage (data pins)                                 | Vihd<br>(dc) |                            | Vref+0.125V | _                | OVDD+0.3    | V    |
| DC input Low Voltage (data pins)                                  | Vild (dc)    | _                          | -0.3        | —                | Vref-0.125V | V    |
| DC Input voltage range of each differential input <sup>5</sup>    | Vin (dc)     |                            | -0.3        | —                | OVDD+0.3    | V    |
| DC Differential input voltage required for switching <sup>6</sup> | Vid(dc)      |                            | 0.25        | —                | OVDD+0.6    | V    |
| Termination Voltage                                               | Vtt          | Vtt                        | Vref – 0.04 | Vref             | Vref + 0.04 | V    |
| Input current (no pull-up/down) <sup>7</sup>                      | lin          | VI = 0 V<br>VI=OVDD        |             | 0.07<br>2        | 5<br>360    | nA   |
| Keeper Circuit Resistance                                         | —            |                            | _           | 125 <sup>8</sup> |             | kΩ   |

#### Table 11. DDR2 I/O DC Electrical Parameters<sup>1</sup>

<sup>1</sup> Note that the JEDEC SSTL\_18 specification (JESD8-15a) for a SSTL interface for class II operation supersedes any specification in this document.

<sup>2</sup> OVDD is the I/O power supply (1.7 V–1.9 V for DDR2)

 $^3~$  (Vout - OVDD) / Ioh must be less than 21  $\Omega$  for values of Vout between OVDD and OVDD-0.28 V.

 $^4~$  Vout / IoI must be less than 21  $\Omega$  for values of Vout between 0 V and 280 mV.

<sup>5</sup> Vin(dc) specifies the allowable DC voltage exertion of each differential input.

<sup>6</sup> Vid(dc) specifies the input differential voltage IVtr-Vcpl required for switching, where Vtr is the "true" input level and Vcp is the "complementary" input level. The minimum value is equal to Vih(dc) -Vil(dc).

 $^7$  Typ condition: 1.8 V, and 25 °C. Max condition: 1.9 V, and 105 °C.

 $^8\,$  Use an off-chip pull resistor of less than 60k\Omega to override this keeper.

### 4.3.2.2 LPDDR2 Mode I/O DC Parameters

The LPDDR2 interface fully complies with JESD209-2B LPDDR2 JEDEC standard release June, 2009.

| Parameters                | Symbol  | Test Conditions | Min        | Тур      | Мах       | Unit |
|---------------------------|---------|-----------------|------------|----------|-----------|------|
| High-level output voltage | Voh     | —               | 0.9*OVDD   | —        | _         | V    |
| Low-level output voltage  | Vol     | —               | _          | —        | 0.1*OVDD  | V    |
| Input Reference Voltage   | Vref    |                 | 0.49*OVDD  | 0.5*OVDD | 0.51*OVDD |      |
| DC input High Voltage     | Vih(dc) | —               | Vref+0.13V | —        | OVDD      | V    |

### Table 12. LPDDR2 I/O DC Electrical Parameters<sup>1</sup>

| DC input Low Voltage                                 | Vil(dc)   | —                   | OVSS                  | —                | Vref-0.13V            | V   |
|------------------------------------------------------|-----------|---------------------|-----------------------|------------------|-----------------------|-----|
| Differential Input Logic High                        | Vih(diff) |                     | 0.26                  |                  | See Note <sup>2</sup> |     |
| Differential Input Logic Low                         | Vil(diff) |                     | See Note <sup>2</sup> |                  | -0.26                 |     |
| Input current (no pull-up/down)                      | lin       | VI = 0 V<br>VI=OVDD | _                     | 0.02<br>1.5      | 12.8<br>290           | nA  |
| Pull-up/Pull-down impedance<br>Mismatch <sup>3</sup> |           |                     | -15                   |                  | +15                   | %   |
| 240 Ohm unit calibration resolution                  |           |                     |                       |                  | 10                    | Ohm |
| Keeper Circuit Resistance                            | —         | _                   | —                     | 125 <sup>4</sup> | —                     | kΩ  |

Table 12. LPDDR2 I/O DC Electrical Parameters<sup>1</sup> (continued)

<sup>1</sup> Note that the JEDEC LPDDR2 specification (JESD209\_2B) supersedes any specification in this document.

<sup>2</sup> The single-ended signals need to be within the respective limits (Vih(dc) max, Vil(dc) min) for single-ended signals as well as the limitations for overshoot and undershoot.

3

<sup>4</sup> Use an off-chip pull resistor of less than  $60k\Omega$  to override this keeper.

### 4.3.2.3 DDR3 Mode I/O DC Parameters

The DDR3 interface fully complies with JESD79-3D DDR3 JEDEC standard release April, 2008. The parameters in Table 13 are guaranteed per the operating ranges in Table 6, unless otherwise noted.

 Table 13. DDR3 I/O DC Electrical Parameters

| Parameters                                         | Symbol    | Test Conditions                 | Min                    | Тур              | Max                   | Unit      |
|----------------------------------------------------|-----------|---------------------------------|------------------------|------------------|-----------------------|-----------|
| High-level output voltage                          | Voh       | _                               | 0.8*OVDD <sup>1</sup>  |                  |                       | V         |
| Low-level output voltage                           | Vol       | _                               | _                      |                  | 0.2*OVDD              | V         |
| DC input Logic High                                | VIH(dc)   | _                               | Vref <sup>2</sup> +0.1 |                  | OVDD                  | V         |
| DC input Logic Low                                 | VIL(dc)   | _                               | OVSS                   |                  | Vref-0.1              | V         |
| Differential input Logic High                      | VIH(diff) |                                 | 0.2                    | —                | See Note <sup>3</sup> | V         |
| Differential input Logic Low                       | VIL(diff) | _                               | See Note <sup>3</sup>  |                  | -0.2                  | V         |
| Over/undershoot peak                               | Vpeak     | _                               | _                      |                  | 0.4                   | V         |
| Over/undershoot area<br>(above OVDD or below OVSS) | Varea     | _                               | _                      |                  | 0.67                  | V x<br>nS |
| Termination Voltage                                | Vtt       | Vtt tracking OVDD/2             | 0.49*OVDD              | Vref             | 0.51*OVDD             | V         |
| Input current (no pull-up/down)                    | lin       | VI = 0 V<br>VI=OVDD             | —                      | 0.09<br>1.75     | 15<br>320             | nA        |
| Pull-up/Pull-down impedance mismatch               | —         | Minimum impedance configuration |                        | —                | 3                     | Ω         |
| 240 $\Omega$ unit calibration resolution           | —         | _                               | —                      | —                | 10                    | Ω         |
| Keeper Circuit Resistance                          | —         | _                               | —                      | 125 <sup>4</sup> |                       | kΩ        |

- <sup>1</sup> OVDD I/O power supply (1.425 V-1.575 V for DDR3)
- <sup>2</sup> Vref DDR3 external reference voltage
- <sup>3</sup> The single-ended signals need to be within the respective limits (Vih(dc) max, Vil(dc) min) for single-ended signals as well as the limitations for overshoot and undershoot.
- <sup>4</sup> Use an off-chip pull resistor of less than  $60k\Omega$  to override this keeper.

### 4.3.3 Low Voltage I/O (LVIO) DC Parameters

The parameters in Table 14 are guaranteed per the operating ranges in Table 6, unless otherwise noted. The LVIO pads operate only as inputs.

| DC Electrical Characteristics               | Symbol | Test Conditions                  | Min                      | Тур                     | Мах                      | Unit       |
|---------------------------------------------|--------|----------------------------------|--------------------------|-------------------------|--------------------------|------------|
| High-Level DC input voltage <sup>1, 2</sup> | VIH    | _                                | $0.7 \times \text{OVDD}$ |                         | OVDD                     | V          |
| Low-Level DC input voltage <sup>1, 2</sup>  | VIL    | _                                | 0                        |                         | $0.3 \times \text{OVDD}$ | V          |
| Input Hysteresis                            | VHYS   | OVDD = 1.875 V<br>OVDD = 2.775 V | 0.35                     | 0.62<br>1.27            | _                        | V          |
| Schmitt trigger VT+ <sup>2, 3</sup>         | VT+    | _                                | $0.5 \times \text{OVDD}$ | _                       | —                        | V          |
| Schmitt trigger VT- <sup>2, 3</sup>         | VT–    | _                                | _                        |                         | $0.5 \times \text{OVDD}$ | V          |
| Input current (no pull-up/down)             | IIN    | VI = 0 V<br>VI = OVDD            | -                        | 1.7                     | 250<br>120               | nA         |
| Input current (22 k $\Omega$ Pull-up)       | IIN    | VI = 0 V<br>VI = OVDD            | _                        | _                       | 161<br>0.12              | μ <b>A</b> |
| Input current (47 k $\Omega$ Pull-up)       | IIN    | VI = 0 V<br>VI = OVDD            | _                        | _                       | 76<br>0.12               | μA         |
| Input current (100 k $\Omega$ Pull-up)      | IIN    | VI = 0 V<br>VI = OVDD            | _                        | _                       | 36<br>0.12               | μA         |
| Input current (100 k $\Omega$ Pull-down)    | IIN    | VI = 0 V<br>VI = OVDD            | _                        | _                       | 0.25<br>36               | μA         |
| Keeper Circuit Resistance                   | —      | OVDD = 1.875 V<br>OVDD = 2.775 V | -                        | 125 <sup>4</sup><br>125 | _                        | kΩ         |

Table 14. LVIO DC Electrical Characteristics

<sup>1</sup> Overshoot and undershoot conditions (transitions above OVDD and below GND) on switching pads must be held below 0.6 V, and the duration of the overshoot/undershoot must not exceed 10% of the system clock cycle. Overshoot/undershoot must be controlled through printed circuit board layout, transmission line impedance matching, signal line termination, or other methods. Non-compliance to this specification may affect device reliability or cause permanent damage to the device.

<sup>2</sup> To maintain a valid level, the transition edge of the input must sustain a constant slew rate (monotonic) from the current DC level through to the target DC level, VIL or VIH. Monotonic input transition time is from 0.1 ns to 1 s. VIL and VIH do not apply when hysteresis is enabled.

<sup>3</sup> Hysteresis of 350 mV is guaranteed over all operating conditions when hysteresis is enabled.

<sup>4</sup> Use an off-chip pull resistor of less than  $60k\Omega$  to override this keeper.

# 4.3.4 Ultra-High Voltage I/O (UHVIO) DC Parameters

The parameters in Table 15 are guaranteed per the operating ranges in Table 6, unless otherwise noted.

| DC Electrical Characteristics                | Symbol | Test Conditions                                                               | Min                      | Тур | Max                      | Unit<br>V |  |
|----------------------------------------------|--------|-------------------------------------------------------------------------------|--------------------------|-----|--------------------------|-----------|--|
| High-level output voltage <sup>1</sup>       | Voh    | lout = -1mA<br>lout= specified loh<br>Drive                                   | OVDD-0.15<br>0.8 * OVDD  |     |                          |           |  |
| Low-level output voltage <sup>1</sup>        | Vol    | lout = 1mA —<br>lout= specified loh<br>Drive                                  |                          |     | 0.15<br>0.2 * OVDD       | V         |  |
| High-level output current, low voltage mode  | loh_lv | Vout = 0.8 × OVDD<br>Low Drive<br>Medium Drive<br>High Drive                  | _                        | _   | mA                       |           |  |
| High-level output current, high voltage mode | loh_hv | Vout = $0.8 \times \text{OVDD}$ Low Drive-5.1Medium Drive-10.2High Drive-15.3 |                          | _   | _                        | mA        |  |
| Low-level output current, low voltage mode   | lol_lv | Vout = 0.2 × OVDDLow Drive2.2Medium Drive4.4High Drive6.6                     |                          | _   | _                        | mA        |  |
| Low-level output current, high voltage mode  | lol_hv | Vout = 0.2 × OVDDLow Drive5.1Medium Drive10.2High Drive15.3                   |                          | _   | _                        | mA        |  |
| High-Level DC input voltage <sup>1, 2</sup>  | VIH    |                                                                               | $0.7 \times \text{OVDD}$ | _   | OVDD                     | V         |  |
| Low-Level DC input voltage <sup>1, 2</sup>   | VIL    |                                                                               | 0                        | _   | $0.3 \times \text{OVDD}$ | V         |  |
| Input Hysteresis                             | VHYS   | low voltage mode0.38high voltage mode0.95                                     |                          | _   | 0.43<br>1.33             | v         |  |
| Schmitt trigger VT+ <sup>2, 3</sup>          | VT+    | _                                                                             | — 0.5 × OVDD             |     | —                        | V         |  |
| Schmitt trigger VT- <sup>2, 3</sup>          | VT–    | _                                                                             |                          | _   | 0.5 	imes OVDD           | V         |  |
| Input current (no pull-up/down)              | IIN    | VI = 0<br>VI = OVDD                                                           | —                        | —   | 300<br>63                | nA        |  |
| Input current (22 kΩ Pull-up)                | IIN    | VI = 0<br>VI = OVDD                                                           | —                        | —   | 202<br>0.06              | μA        |  |
| Input current (75 kΩ Pull-up)                | IIN    | VI = 0<br>VI = OVDD                                                           |                          |     | 61<br>0.06               | μA        |  |
| Input current (100 kΩ Pull-up)               | IIN    | VI = 0<br>VI = OVDD                                                           | _                        | —   | 47<br>0.06               | μA        |  |
| Input current (360 k $\Omega$ Pull-down)     | IIN    | VI = 0<br>VI = OVDD                                                           | _                        | -   | 0.3<br>5.7               | μA        |  |
| Keeper Circuit Resistance                    | —      | _                                                                             | —                        | 125 | —                        | kΩ        |  |

### Table 15. UHVIO DC Electrical Characteristics

- <sup>1</sup> Overshoot and undershoot conditions (transitions above OVDD and below GND) on switching pads must be held below 0.6 V, and the duration of the overshoot/undershoot must not exceed 10% of the system clock cycle. Overshoot/undershoot must be controlled through printed circuit board layout, transmission line impedance matching, signal line termination, or other methods. Non-compliance to this specification may affect device reliability or cause permanent damage to the device.
- <sup>2</sup> To maintain a valid level, the transitioning edge of the input must sustain a constant slew rate (monotonic) from the current DC level to the target DC level, VIL or VIH. Monotonic input transition time is from 0.1 ns to 1 s. VIL and VIH do not apply when hysteresis is enabled.
- <sup>3</sup> Hysteresis of 250 mV is guaranteed over all operating conditions when hysteresis is enabled.

### 4.3.5 LVDS I/O DC Parameters

The LVDS interface complies with TIA/EIA 644-A standard. See TIA/EIA STANDARD 644-A, "Electrical Characteristics of Low Voltage Differential Signaling (LVDS) Interface Circuits" for details.

Table 16 shows the Low Voltage Differential Signaling (LVDS) DC electrical characteristics.

| DC Electrical Characteristics | Symbol          | Test Conditions | Min   | Тур   | Мах   | Unit |  |
|-------------------------------|-----------------|-----------------|-------|-------|-------|------|--|
| Output Differential Voltage   | V <sub>OD</sub> | Rload=100Ω      | 250   | 350   | 450   | mV   |  |
| Output High Voltage           | V <sub>OH</sub> | padP, –padN     | 1.25  | 1.375 | 1.6   |      |  |
| Output Low Voltage            | V <sub>OL</sub> |                 | 0.9   | 1.025 | 1.25  | V    |  |
| Offset Voltage                | V <sub>OS</sub> |                 | 1.125 | 1.2   | 1.375 |      |  |

 Table 16. LVDS DC Electrical Characteristics

# 4.4 Output Buffer Impedance Characteristics

This section defines the I/O Impedance parameters of the i.MX53xD processor for the following I/O types:

- General Purpose I/O (GPIO)
- Double Data Rate 3 I/O (DDR3) for DDR2/LVDDR2, LPDDR2, and DDR3 modes
- Ultra High Voltage I/O (UHVIO)
- LVDS I/O

### NOTE

Output driver impedance is measured with "long" transmission line of impedance Ztl attached to I/O pad and incident wave launched into transmission lime. Rpu/Rpd and Ztl form a voltage divider that defines specific voltage of incident wave relative to OVDD. Output driver impedance is calculated from this voltage divider (see Figure 4).



Figure 4. Impedance Matching Load for Measurement

# 4.4.1 GPIO Output Buffer Impedance

Table 17 shows the GPIO output buffer impedance.

| Parameter                  | Symbol | Test Conditions                                                                                                                                                         | Min                  | Т                     | Max                   | Unit                   |      |
|----------------------------|--------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------|-----------------------|-----------------------|------------------------|------|
|                            |        |                                                                                                                                                                         |                      | OVDD 2.775 V          | OVDD 1.875 V          | Wax                    | Onic |
| Output Driver<br>Impedance | Rpu    | Low Drive Strength, Ztl = 150 $\Omega$<br>Medium Drive Strength, Ztl = 75 $\Omega$<br>High Drive Strength, Ztl = 50 $\Omega$<br>Max Drive Strength, Ztl = 37.5 $\Omega$ | 80<br>40<br>27<br>20 | 104<br>52<br>35<br>26 | 150<br>75<br>51<br>38 | 250<br>125<br>83<br>62 | Ω    |
| Output Driver<br>Impedance | Rpd    | Low Drive Strength, Ztl = 150 $\Omega$<br>Medium Drive Strength, Ztl = 75 $\Omega$<br>High Drive Strength, Ztl = 50 $\Omega$<br>Max Drive Strength, Ztl = 37.5 $\Omega$ | 64<br>32<br>21<br>16 | 88<br>44<br>30<br>22  | 134<br>66<br>44<br>34 | 243<br>122<br>81<br>61 | Ω    |

### 4.4.2 LPDDR2 I/O Output Buffer Impedance

The DDR2/LVDDR2 interface fully complies with JESD79-2E DDR2 JEDEC standard release April, 2008. The DDR3 interface fully complies with JESD79-3D DDR3 JEDEC standard release April, 2008.

# 4.4.3 UHVIO Output Buffer Impedance

Table 18 shows the UHVIO output buffer impedance.

| Table 10. OTVIO Output Duffer Impedance |        |                                                                                                                              |                |                 |                 |                 |                 |                  |      |
|-----------------------------------------|--------|------------------------------------------------------------------------------------------------------------------------------|----------------|-----------------|-----------------|-----------------|-----------------|------------------|------|
|                                         |        | Test Conditions                                                                                                              | Min            |                 | Тур             |                 | Мах             |                  |      |
| Parameter                               | Symbol |                                                                                                                              | OVDD<br>1.95 V | OVDD<br>3.0 V   | OVDD<br>1.875 V | OVDD<br>3.3 V   | OVDD<br>1.65 V  | OVDD<br>3.6 V    | Unit |
| Output Driver<br>Impedance              | Rpu    | Low Drive Strength, Ztl = 150 $\Omega$<br>Medium Drive Strength, Ztl = 75 $\Omega$<br>High Drive Strength, Ztl = 50 $\Omega$ | 98<br>49<br>32 | 114<br>57<br>38 | 124<br>62<br>41 | 135<br>67<br>45 | 198<br>99<br>66 | 206<br>103<br>69 | Ω    |
| Output Driver<br>Impedance              | Rpd    | Low Drive Strength, Ztl = 150 $\Omega$<br>Medium Drive Strength, Ztl = 75 $\Omega$<br>High Drive Strength, Ztl = 50 $\Omega$ | 97<br>49<br>32 | 118<br>59<br>40 | 126<br>63<br>42 | 154<br>77<br>51 | 179<br>89<br>60 | 217<br>109<br>72 | Ω    |

Table 18. UHVIO Output Buffer Impedance

# 4.4.4 LVDS I/O Output Buffer Impedance

The LVDS interface complies with TIA/EIA 644-A standard. See, TIA/EIA STANDARD 644-A, "Electrical Characteristics of Low Voltage Differential Signaling (LVDS) Interface Circuits" for details.

# 4.5 I/O AC Parameters

This section includes the AC parameters of the following I/O types:

- General Purpose I/O (GPIO)
- Double Data Rate 3 I/O (DDR3) for DDR2/LVDDR2, LPDDR2 and DDR3 modes
- Low Voltage I/O (LVIO)
- Ultra High Voltage I/O (UHVIO)
- LVDS I/O

The load circuit and output transition time waveforms are shown in Figure 5 and Figure 6.



CL includes package, probe and fixture capacitance

## Figure 5. Load Circuit for Output



Figure 6. Output Transition Time Waveform

# 4.5.1 GPIO I/O AC Electrical Characteristics

AC electrical characteristics for GPIO I/O in slow and fast modes are presented in the Table 19 and Table 20, respectively. Note that the fast or slow I/O behavior is determined by the appropriate control bit in the IOMUXC control registers.

| Parameter                                        | Symbol | Test Condition | Min                    | Тур | Мах                     | Unit  |
|--------------------------------------------------|--------|----------------|------------------------|-----|-------------------------|-------|
| Output Pad Transition Times (Max Drive)          | tr, tf | 15 pF<br>35 pF | _                      | _   | 1.91/1.52<br>3.07/2.65  | ns    |
| Output Pad Transition Times (High Drive)         | tr, tf | 15 pF<br>35 pF | _                      | _   | 2.22/1.81<br>3.81/3.42  | ns    |
| Output Pad Transition Times (Medium Drive)       | tr, tf | 15 pF<br>35 pF | _                      | _   | 2.88/2.42<br>5.43/5.02  | ns    |
| Output Pad Transition Times (Low Drive)          | tr, tf | 15 pF<br>35 pF | _                      | _   | 4.94/4.50<br>10.55/9.70 | ns    |
| Output Pad Slew Rate (Max Drive) <sup>1</sup>    | tps    | 15 pF<br>35 pF | 0.5/0.65<br>0.32/0.37  | _   | —                       |       |
| Output Pad Slew Rate (High Drive) <sup>1</sup>   | tps    | 15 pF<br>35 pF | 0.43/0.54<br>0.26/0.41 | _   | —                       | V/ns  |
| Output Pad Slew Rate (Medium Drive) <sup>1</sup> | tps    | 15 pF<br>35 pF | 0.34/0.41<br>0.18/0.2  | _   | —                       | V/115 |
| Output Pad Slew Rate (Low Drive) <sup>1</sup>    | tps    | 15 pF<br>35 pF | 0.20/0.22<br>0.09/0.1  | _   | —                       |       |

Table 19. GPIO I/O AC Parameters Slow Mode

| Parameter                           | Symbol | Test Condition | Min | Тур | Мах | Unit     |
|-------------------------------------|--------|----------------|-----|-----|-----|----------|
| Output Pad di/dt (Max Drive)        | tdit   | —              | —   | —   | 30  |          |
| Output Pad di/dt (High Drive)       | tdit   | —              | —   | —   | 23  | mA/ns    |
| Output Pad di/dt (Medium drive)     | tdit   | —              | _   | —   | 15  | IIIA/IIS |
| Output Pad di/dt (Low drive)        | tdit   | —              | _   | —   | 7   |          |
| Input Transition Times <sup>2</sup> | trm    | —              | —   | —   | 25  | ns       |

## Table 19. GPIO I/O AC Parameters Slow Mode (continued)

<sup>1</sup> tps is measured between VIL to VIH for rising edge and between VIH to VIL for falling edge.

 $^2$  Hysteresis mode is recommended for inputs with transition times greater than 25 ns.

## Table 20. GPIO I/O AC Parameters Fast Mode

| Parameter                                        | Symbol | Test<br>Condition | Min                    | Тур | Max                    | Unit  |
|--------------------------------------------------|--------|-------------------|------------------------|-----|------------------------|-------|
| Output Pad Transition Times (Max Drive)          | tr, tf | 15 pF<br>35 pF    | _                      | _   | 1.45/1.24<br>2.76/2.54 | ns    |
| Output Pad Transition Times (High Drive)         | tr, tf | 15 pF<br>35 pF    | _                      | —   | 1.81/1.59<br>3.57/3.33 | ns    |
| Output Pad Transition Times (Medium Drive)       | tr, tf | 15 pF<br>35 pF    | _                      | —   | 2.54/2.29<br>5.25/5.01 | ns    |
| Output Pad Transition Times (Low Drive)          | tr, tf | 15 pF<br>35 pF    | _                      | _   | 4.82/4.5<br>10.54/9.95 | ns    |
| Output Pad Slew Rate (Max Drive) <sup>1</sup>    | tps    | 15 pF<br>35 pF    | 0.69/0.78<br>0.36/0.39 | _   | _                      | V/ns  |
| Output Pad Slew Rate (High Drive) <sup>1</sup>   | tps    | 15 pF<br>35 pF    | 0.55/0.62<br>0.28/0.30 |     | _                      | V/ns  |
| Output Pad Slew Rate (Medium Drive) <sup>1</sup> | tps    | 15 pF<br>35 pF    | 0.39/0.44<br>0.19/0.20 | _   | _                      | V/ns  |
| Output Pad Slew Rate (Low Drive) <sup>1</sup>    | tps    | 15 pF<br>35 pF    | 0.21/0.22<br>0.09/0.1  |     | _                      | V/ns  |
| Output Pad di/dt (Max Drive)                     | tdit   |                   | _                      | _   | 70                     | mA/ns |
| Output Pad di/dt (High Drive)                    | tdit   |                   |                        | _   | 53                     | mA/ns |
| Output Pad di/dt (Medium drive)                  | tdit   |                   |                        | _   | 35                     | mA/ns |
| Output Pad di/dt (Low drive)                     | tdit   |                   | _                      | _   | 18                     | mA/ns |
| Input Transition Times <sup>2</sup>              | trm    |                   | —                      | _   | 25                     | ns    |

<sup>1</sup> tps is measured between VIL to VIH for rising edge and between VIH to VIL for falling edge.

<sup>2</sup> Hysteresis mode is recommended for inputs with transition time greater than 25 ns.

# 4.5.2 LPDDR2 I/O AC Electrical Characteristics

The DDR2/LVDDR2 interface mode fully complies with JESD79-2E DDR2 JEDEC standard release April, 2008. The DDR3 interface mode fully complies with JESD79-3D DDR3 JEDEC standard release April, 2008.

Table 21 shows the AC parameters for LPDDR2 I/O operating in DDR2 mode.

| Parameter                                                 | Symbol           | Test Condition           | Min          | Тур | Мах          | Unit |
|-----------------------------------------------------------|------------------|--------------------------|--------------|-----|--------------|------|
| AC input logic high                                       | Vih(ac)          | —                        | Vref+0.25    |     | —            | V    |
| AC input logic low                                        | Vil(ac)          | —                        | —            |     | Vref-0.25    | V    |
| AC differential input voltage <sup>2</sup>                | Vid(ac)          | —                        | 0.5          |     | OVDD         | V    |
| Input AC differential cross point voltage <sup>3</sup>    | Vix(ac)          | —                        | Vref – 0.175 |     | Vref + 0.175 | V    |
| Output AC differential cross point voltage <sup>4</sup>   | Vox(ac)          | —                        | Vref – 0.125 |     | Vref + 0.125 | V    |
| Single output slew rate                                   | tsr              | At 25 $\Omega$ to Vref   | 0.4          |     | 2            | V/ns |
| Skew between pad rise/fall asymmetry + skew caused by SSN | t <sub>SKD</sub> | clk=266Mhz<br>clk=400Mhz | —            |     | 0.2<br>0.1   | ns   |

## Table 21. LPDDR2 I/O DDR2 mode AC Characteristics<sup>1</sup>

<sup>1</sup> Note that the JEDEC SSTL\_18 specification (JESD8-15a) for class II operation supersedes any specification in this document.

<sup>2</sup> Vid(ac) specifies the input differential voltage IVtr – Vcpl required for switching, where Vtr is the "true" input signal and Vcp is the "complementary" input signal. The Minimum value is equal to Vih(ac) – Vil(ac).

<sup>3</sup> The typical value of Vix(ac) is expected to be about 0.5 \* OVDD. and Vix(ac) is expected to track variation of OVDD. Vix(ac) indicates the voltage at which differential input signal must cross.

<sup>4</sup> The typical value of Vox(ac) is expected to be about 0.5 \* OVDD and Vox(ac) is expected to track variation in OVDD. Vox(ac) indicates the voltage at which differential output signal must cross.

## Table 22 shows the AC parameters for LPDDR2 I/O operating in LPDDR2 mode.

## Table 22. LPDDR2 I/O LPDDR2 mode AC Characteristics<sup>1</sup>

| Parameter                                              | Symbol   | Test Condition     | Min         | Тур | Мах         | Unit |
|--------------------------------------------------------|----------|--------------------|-------------|-----|-------------|------|
| AC input logic high                                    | Vih(ac)  | _                  | Vref + 0.22 |     | OVDD        | V    |
| AC input logic low                                     | Vil(ac)  | _                  | 0           | _   | Vref – 0.22 | V    |
| AC differential input high voltage <sup>2</sup>        | Vidh(ac) | _                  | 0.44        | _   | —           | V    |
| AC differential input low voltage                      | Vidl(ac) | _                  | —           |     | 0.44        | V    |
| Input AC differential cross point voltage <sup>3</sup> | Vix(ac)  | Relative to OVDD/2 | -0.12       | _   | 0.12        | V    |
| Over/undershoot peak                                   | Vpeak    | _                  | —           | _   | 0.35        | V    |
| Over/undershoot area (above OVDD or below OVSS)        | Varea    | 266MHz             | _           |     | 0.6         | V*ns |

| Parameter                                                 | Symbol           | Test Condition                                                 | Min | Тур | Max        | Unit |
|-----------------------------------------------------------|------------------|----------------------------------------------------------------|-----|-----|------------|------|
| Single output slew rate                                   | tsr              | 50Ohm to Vref.<br>5pF load.<br>Drive impedance=<br>40Ohm +-30% | 1.5 | _   | 3.5        | V/ns |
|                                                           |                  | 50Ohm to Vref.<br>5pF load.Drive<br>impedance= 60Ohm<br>+-30%  | 1   | _   | 2.5        |      |
| Skew between pad rise/fall asymmetry + skew caused by SSN | t <sub>SKD</sub> | clk=266MHz<br>clk=400MHz                                       | —   | _   | 0.2<br>0.1 | ns   |

## Table 22. LPDDR2 I/O LPDDR2 mode AC Characteristics<sup>1</sup> (continued)

<sup>1</sup> Note that the JEDEC LPDDR2 specification (JESD209\_2B) supersedes any specification in this document.

<sup>2</sup> Vid(ac) specifies the input differential voltage IVtr – Vcpl required for switching, where Vtr is the "true" input signal and Vcp is the "complementary" input signal. The Minimum value is equal to Vih(ac) – Vil(ac).

<sup>3</sup> The typical value of Vix(ac) is expected to be about 0.5 \* OVDD. and Vix(ac) is expected to track variation of OVDD. Vix(ac) indicates the voltage at which differential input signal must cross.

## Table 23 shows the AC parameters for LPDDR2 I/O operating in DDR3 mode.

| Parameter                                                 | Symbol           | Test Condition           | Min          | Тур | Мах          | Unit |
|-----------------------------------------------------------|------------------|--------------------------|--------------|-----|--------------|------|
| AC input logic high                                       | Vih(ac)          | —                        | Vref + 0.175 |     | OVDD         | V    |
| AC input logic low                                        | Vil(ac)          | —                        | 0            |     | Vref – 0.175 | V    |
| AC differential input voltage <sup>2</sup>                | Vid(ac)          | —                        | 0.35         |     | —            | V    |
| Input AC differential cross point voltage <sup>3</sup>    | Vix(ac)          | —                        | Vref – 0.15  |     | Vref + 0.15  | V    |
| Output AC differential cross point voltage <sup>4</sup>   | Vox(ac)          | —                        | Vref – 0.15  |     | Vref + 0.15  | V    |
| Single output slew rate                                   | tsr              | At 25 $\Omega$ to Vref   | 2.5          |     | 5            | V/ns |
| Skew between pad rise/fall asymmetry + skew caused by SSN | t <sub>SKD</sub> | clk=266MHz<br>clk=400MHz | _            | _   | 0.2<br>0.1   | ns   |

Table 23. LPDDR2 I/O DDR3 mode AC Characteristics<sup>1</sup>

<sup>1</sup> Note that the JEDEC JESD79\_3C specification supersedes any specification in this document.

<sup>2</sup> Vid(ac) specifies the input differential voltage IVtr-Vcpl required for switching, where Vtr is the "true" input signal and Vcp is the "complementary" input signal. The Minimum value is equal to Vih(ac) – Vil(ac).

<sup>3</sup> The typical value of Vix(ac) is expected to be about 0.5 \* OVDD. and Vix(ac) is expected to track variation of OVDD. Vix(ac) indicates the voltage at which differential input signal must cross.

<sup>4</sup> The typical value of Vox(ac) is expected to be about 0.5 \* OVDD and Vox(ac) is expected to track variation in OVDD. Vox(ac) indicates the voltage at which differential output signal must cross.

# 4.5.3 LVIO I/O AC Electrical Characteristics

AC electrical characteristics for LVIO I/O in slow and fast modes are presented in the Table 24 and Table 25, respectively. Note that the fast or slow I/O behavior is determined by the appropriate control bit in the IOMUXC control registers.

| Table 24. LVIO I/O | <b>AC</b> Parameters | in Slow Mode |
|--------------------|----------------------|--------------|
|--------------------|----------------------|--------------|

| Parameter                           | Symbol | Test Condition | Min | Тур | Max | Unit |
|-------------------------------------|--------|----------------|-----|-----|-----|------|
| Input Transition Times <sup>1</sup> | trm    | —              | —   | _   | 25  | ns   |

<sup>1</sup> Hysteresis mode is recommended for inputs with transition times greater than 25 ns.

# 4.5.4 UHVIO I/O AC Electrical Characteristics

## Table 25. LVIO I/O AC Parameters in Fast Mode

| Parameter                           | Symbol | Test<br>Condition | Min | Тур | Мах | Unit |
|-------------------------------------|--------|-------------------|-----|-----|-----|------|
| Input Transition Times <sup>1</sup> | trm    | —                 | _   | —   | 25  | ns   |

<sup>1</sup> Hysteresis mode is recommended for inputs with transition time greater than 25 ns.

Table 26 shows the AC parameters for UHVIO I/O operating in low output voltage mode. Table 27 shows the AC parameters for UHVIO I/O operating in high output voltage mode.

| Parameter                                        | Symbol | Test Condition | Min                    | Тур | Мах                    | Unit  |
|--------------------------------------------------|--------|----------------|------------------------|-----|------------------------|-------|
| Output Pad Transition Times (High Drive)         | tr, tf | 15 pF<br>35 pF | _                      | —   | 1.59/1.69<br>3.05/3.30 |       |
| Output Pad Transition Times (Medium Drive)       | tr, tf | 15 pF<br>35 pF | _                      | _   | 2.16/2.35<br>4.45/4.84 | ns    |
| Output Pad Transition Times (Low Drive)          | tr, tf | 15 pF<br>35 pF | _                      | _   | 4.06/4.42<br>8.79/9.55 |       |
| Output Pad Slew Rate (High Drive) <sup>1</sup>   | tps    | 15 pF<br>35 pF | 0.63/0.59<br>0.33/0.30 | —   | —                      | V/ns  |
| Output Pad Slew Rate (Medium Drive) <sup>1</sup> | tps    | 15 pF<br>35 pF | 0.46/0.42<br>0.22/0.21 | —   | _                      |       |
| Output Pad Slew Rate (Low Drive) <sup>1</sup>    | tps    | 15 pF<br>35 pF | 0.25/0.23<br>0.11/0.11 | —   | _                      |       |
| Output Pad di/dt (High Drive)                    | tdit   | —              | —                      | —   | 43.6                   |       |
| Output Pad di/dt (Medium drive)                  | tdit   | —              | —                      | —   | 32.3                   | mA/ns |
| Output Pad di/dt (Low drive)                     | tdit   | —              | _                      | —   | 18.24                  |       |
| Input Transition Times <sup>2</sup>              | trm    | —              |                        | —   | 25                     | ns    |

## Table 26. AC Electrical Characteristics of UHVIO Pad (Low Output Voltage Mode)

<sup>1</sup> tps is measured between VIL to VIH for rising edge and between VIH to VIL for falling edge.

<sup>2</sup> Hysteresis mode is recommended for inputs with transition times greater than 25 ns.

| Parameter                                        | Symbol | Test Condition | Min                    | Тур | Мах                     | Unit  |
|--------------------------------------------------|--------|----------------|------------------------|-----|-------------------------|-------|
| Output Pad Transition Times (High Drive)         | tr, tf | 15 pF<br>35 pF | _                      | _   | 1.72/1.92<br>3.46/3.70  |       |
| Output Pad Transition Times (Medium Drive)       | tr, tf | 15 pF<br>35 pF | —                      | —   | 2.38/2.56<br>5.07/5.25  | ns    |
| Output Pad Transition Times (Low Drive)          | tr, tf | 15 pF<br>35 pF | —                      | —   | 4.55/4.58<br>10.04/9.94 |       |
| Output Pad Slew Rate (High Drive) <sup>1</sup>   | tps    | 15 pF<br>35 pF | 1.05/0.94<br>0.52/0.49 | —   | —                       |       |
| Output Pad Slew Rate (Medium Drive) <sup>1</sup> | tps    | 15 pF<br>35 pF | 0.76/0.71<br>0.36/0.34 | —   | —                       | V/ns  |
| Output Pad Slew Rate (Low Drive) <sup>1</sup>    | tps    | 15 pF<br>35 pF | 0.40/0.93<br>0.18/0.18 | —   | —                       |       |
| Output Pad di/dt (High Drive)                    | tdit   | —              | _                      | _   | 82.8                    |       |
| Output Pad di/dt (Medium drive)                  | tdit   | —              | _                      | —   | 65.6                    | mA/ns |
| Output Pad di/dt (Low drive)                     | tdit   | —              | _                      | —   | 43.1                    |       |
| Input Transition Times <sup>2</sup>              | trm    | —              | _                      | —   | 25                      | ns    |

## Table 27. AC Electrical Characteristics of UHVIO Pad (High Output Voltage Mode)

<sup>1</sup> tps is measured between VIL to VIH for rising edge and between VIH to VIL for falling edge.

<sup>2</sup> Hysteresis mode is recommended for inputs with transition times greater than 25 ns.

# 4.5.5 LVDS I/O AC Electrical Characteristics

The differential output transition time waveform is shown in Figure 7.





Table 28 shows the AC parameters for LVDS I/O.

| Parameter                                | Symbol           | Test Condition                         | Min  | Тур | Мах  | Unit |
|------------------------------------------|------------------|----------------------------------------|------|-----|------|------|
| Differential pulse skew <sup>1</sup>     | t <sub>SKD</sub> |                                        | _    | —   | 0.25 |      |
| Transition Low to High Time <sup>2</sup> | t <sub>TLH</sub> | Rload = 100 $\Omega$ ,<br>Cload = 2 pF | 0.26 | _   | 0.5  | ns   |
| Transition High to Low Time <sup>2</sup> | t <sub>THL</sub> |                                        | 0.26 | _   | 0.5  |      |
| Operating Frequency                      | f                | —                                      | _    | 300 | —    | MHz  |
| Offset voltage imbalance                 | Vos              | —                                      | —    | —   | 150  | mV   |

Table 28. AC Electrical Characteristics of LVDS Pad

t<sub>SKD</sub> = | t<sub>PHLD</sub> - t<sub>PLHD</sub> |, is the magnitude difference in differential propagation delay time between the positive going edge and the negative going edge of the same channel.

<sup>2</sup> Measurement levels are 20-80% from output voltage.

# 4.6 System Modules Timing

This section contains the timing and electrical parameters for the modules in the i.MX53xD processor.

# 4.6.1 Reset Timings Parameters

Figure 8 shows the reset timing and Table 29 lists the timing parameters.



Figure 8. Reset Timing Diagram

## Table 29. Reset Timing Parameters

| ID  | Parameter                                                          | Min | Мах | Unit |
|-----|--------------------------------------------------------------------|-----|-----|------|
| CC1 | Duration of RESET_IN to be qualified as valid (input slope = 5 ns) |     | _   | ns   |

# 4.6.2 WDOG Reset Timing Parameters

Figure 9 shows the WDOG reset timing and Table 30 lists the timing parameters.



Figure 9. WATCHDOG\_RST Timing Diagram

| ID                                       | Parameter | Min | Мах | Unit              |
|------------------------------------------|-----------|-----|-----|-------------------|
| CC5 Duration of WATCHDOG_RESET Assertion |           | 1   |     | T <sub>CKIL</sub> |

## Table 30. WATCHDOG\_RST Timing Parameters

NOTE

CKIL is approximately 32 kHz.  $T_{CKIL}$  is one period or approximately 30  $\mu$ s.

# 4.6.3 Clock Amplifier Parameters (CKIH1, CKIH2)

The input to Clock Amplifier (CAMP) is internally ac-coupled allowing direct interface to a square wave or sinusoidal frequency source. No external series capacitors are required.

Table 31 shows the electrical parameters of CAMP.

## Table 31. CAMP Electrical Parameters (CKIH1, CKIH2)

| Parameter                                | Min              | Тур | Мах       | Unit |
|------------------------------------------|------------------|-----|-----------|------|
| Input frequency                          | 8.0              | _   | 40.0      | MHz  |
| VIL (for square wave input)              | 0                | _   | 0.3       | V    |
| VIH (for square wave input) <sup>1</sup> | NVCC_CKIH – 0.25 | _   | NVCC_CKIH | V    |
| Sinusoidal input amplitude <sup>2</sup>  | 0.4              | _   | VDD       | Vp-p |
| Output duty cycle                        | 45               | 50  | 55        | %    |

<sup>1</sup> NVCC\_CKIH is the supply voltage of CAMP.

<sup>2</sup> Minimum value of the sinusoidal input will be determined during characterization.

# 4.6.4 **DPLL Electrical Parameters**

Table 32 shows the electrical parameters of digital phase-locked loop (DPLL).

## **Table 32. DPLL Electrical Parameters**

| Parameter                                         | Test Conditions/Remarks         | Min       | Тур | Max      | Unit |
|---------------------------------------------------|---------------------------------|-----------|-----|----------|------|
| Reference clock frequency range <sup>1</sup>      | —                               | 10        |     | 100      | MHz  |
| Reference clock frequency range after pre-divider | _                               | 10        | -   | 40       | MHz  |
| Output clock frequency range (dpdck_2)            | —                               | 300       | _   | 1025     | MHz  |
| Pre-division factor <sup>2</sup>                  | _                               | 1         | _   | 16       | _    |
| Multiplication factor integer part                | _                               | 5         | _   | 15       |      |
| Multiplication factor numerator <sup>3</sup>      | Should be less than denominator | -67108862 | _   | 67108862 | _    |
| Multiplication factor denominator <sup>2</sup>    | —                               | 1         | _   | 67108863 | —    |
| Output Duty Cycle                                 | _                               | 48.5      | 50  | 51.5     | %    |

| Parameter                                                        | Test Conditions/Remarks                                                                                                                    | Min | Тур  | Мах                                                     | Unit                |
|------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------|-----|------|---------------------------------------------------------|---------------------|
| Frequency lock time <sup>4</sup><br>(FOL mode or non-integer MF) | -                                                                                                                                          | _   | —    | 398                                                     | T <sub>dpdref</sub> |
| Phase lock time                                                  |                                                                                                                                            | _   | —    | 100                                                     | μs                  |
| Frequency jitter <sup>5</sup> (peak value)                       | -                                                                                                                                          | _   | 0.02 | 0.04                                                    | T <sub>dck</sub>    |
| Phase jitter (peak value)                                        | FPL mode, integer and fractional MF                                                                                                        | _   | 2.0  | 3.5                                                     | ns                  |
| Power dissipation                                                | $f_{dck} = 300 \text{ MHz} @ avdd = 1.8 \text{ V},$<br>dvdd = 1.2 V<br>$f_{dck} = 650 \text{ MHz} @ avdd = 1.8 \text{ V},$<br>dvdd = 1.2 V | _   |      | 0.65 (avdd)<br>0.92 (dvdd)<br>1.98 (avdd)<br>1.8 (dvdd) | mW                  |

## Table 32. DPLL Electrical Parameters (continued)

<sup>1</sup> Device input range cannot exceed the electrical specifications of the CAMP, see Table 31.

<sup>2</sup> The values specified here are internal to DPLL. Inside the DPLL, a "1" is added to the value specified by the user. Therefore, the user has to enter a value "1" less than the desired value at the inputs of DPLL for PDF and MFD.

<sup>3</sup> The maximum total multiplication factor (MFI + MFN/MFD) allowed is 15. Therefore, if the MFI value is 15, MFN value must be zero.

<sup>4</sup> T<sub>dpdref</sub> is the time period of the reference clock after predivider. According to the specification, the maximum lock time in FOL mode is 398 cycles of divided reference clock when DPLL starts after full reset.

<sup>5</sup> Tdck is the time period of the output clock, dpdck\_2.

# 4.6.5 NAND Flash Controller (NFC) Parameters

This section provides the relative timing requirements among various signals of NFC at the module level, in each operational mode.

Timing parameters in Figure 10, Figure 11, Figure 12, Figure 13, Figure 15, and Table 34 show the default NFC mode (asymmetric mode) using two Flash clock cycles per one access of RE\_B and WE\_B.

Timing parameters in Figure 10, Figure 11, Figure 12, Figure 14, Figure 15, and Table 34 show symmetric NFC mode using one Flash clock cycle per one access of RE\_B and WE\_B.

With reference to the timing diagrams, a high is defined as 80% of signal value and low is defined as 20% of signal value. All parameters are given in nanoseconds. The BGA contact load used in calculations is 20 pF (except for NF16 - 40 pF) and there is maximum drive strength on all contacts.

All timing parameters are a function of T, which is the period of the flash\_clk clock ("enfc\_clk" at system level). This clock frequency can be controlled by the user, configuring CCM (SoC clock controller). The clock is derived from emi\_slow\_clk after single divider.

Figure 33 demonstrates several examples of clock frequency settings.

## Table 33. NFC Clock Settings Examples

| emi_slow_clk (MHz) | nfc_podf (Division Factor) | enfc_clk (MHz) | T-Clock Period (ns) |
|--------------------|----------------------------|----------------|---------------------|
| 100 (Boot mode)    | 7 <sup>1</sup>             | 14.29          | 70                  |
|                    | 3 <sup>2</sup>             | 33.33          | 30                  |

| emi_slow_clk (MHz) | nfc_podf (Division Factor) | enfc_clk (MHz)     | T-Clock Period (ns) |
|--------------------|----------------------------|--------------------|---------------------|
| 133                | 4                          | 33.33              | 30                  |
|                    | 3                          | 44.33 <sup>3</sup> | 22.5                |
|                    | 2                          | 66 <sup>3</sup>    | 15                  |

Table 33. NFC Clock Settings Examples (continued)

<sup>1</sup> Boot value NFC\_FREQ\_SEL Fuse High (burned)

<sup>2</sup> Boot value NFC\_FREQ\_SEL Fuse Low

<sup>3</sup> For RBB\_MODE=1, using NANDF\_RB0 signal for ready/busy indication. This mode require setting the delay line. See the Reference Manual for details.

## NOTE

A potential limitation for minimum clock frequency may exist for some devices. When the clock frequency is too low, the data bus capturing might occur after the specified  $t_{rhoh}$  (RE\_B high to output hold) period. Setting the clock frequency above 25.6 MHz (that is, T = 39 ns) guaranties a proper operation for devices having  $t_{rhoh} > 15$  ns. It is also recommended that the NFC\_FREQ\_SEL Fuse be set accordingly to initiate the boot with 33.33 MHz clock.

Lower frequency operation can be supported for most available devices in the market, relying on data lines Bus-Keeper logic. This depends on device behavior on the data bus in the time interval between data output valid to data output high-Z state. In NAND device parameters this period is marked between  $t_{rhoh}$  and  $t_{rhz}$  (RE\_B high to output high-Z). In most devices, the data transition from valid value to high-Z occurs without going through other states. Setting the data bus pads to Bus-Keeper mode in the IOMUXC registers, keeps the data bus valid internally after the specified hold time, allowing proper capturing with slower clock.



Figure 10. Command Latch Cycle Timing











Figure 15. Other Timing Parameters

| ID                | Parameter             | Symbol       | Asymmetric Mode Min            | Symmetric Mode<br>Min   | Мах        |
|-------------------|-----------------------|--------------|--------------------------------|-------------------------|------------|
| NF1               | NFCLE setup Time      | tCLS         | 2T + 0.1                       | 2T + 0.1                | —          |
| NF2               | NFCLE Hold Time       | <b>t</b> CLH | T – 4.45                       | T – 4.45                | —          |
| NF3               | NFCE_B Setup Time     | tcs          | 3T + 0.95                      | 3T+0.95                 | —          |
| NF4               | NFCE_B Hold Time      | tсн          | 3T – 5.55                      | 3T – 5.55               | —          |
| NF5               | NFWE_B Pulse Width    | tWP          | T – 1.4                        | 0.5T – 1.4              | —          |
| NF6               | NFALE Setup Time      | tals         | 2T + 0.1                       | 2T + 0.1                | —          |
| NF7               | NFALE Hold Time       | talh         | T – 4.45                       | T – 4.45                | —          |
| NF8               | Data Setup Time       | tDS          | T – 0.9                        | 0.5T – 0.9              | —          |
| NF9               | Data Hold Time        | tDH          | T – 5.55                       | 0.5T – 5.55             | —          |
| NF10              | Write Cycle Time      | twc          | 2T                             | Т                       | —          |
| NF11              | NFWE_B Hold Time      | twн          | T – 1.15                       | 0.5T – 1.15             | —          |
| NF12              | Ready to NFRE_B Low   | tRR          | 9T + 8.9                       | 9T + 8.9                | —          |
| NF13              | NFRE_B Pulse Width    | tRP          | 1.5T                           | 0.5T                    | —          |
| NF14              | READ Cycle Time       | tRC          | 2T                             | Т                       | —          |
| NF15              | NFRE_B High Hold Time | tREH         | 0.5T – 1.15                    | 0.5T – 1.15             | —          |
| NF16 <sup>1</sup> | Data Setup on READ    | tDSR         | 11.2 + 0.5T – Tdl <sup>2</sup> | 11.2 – Tdl <sup>2</sup> | —          |
| NF17 <sup>3</sup> | Data Hold on READ     | <b>t</b> DHR | 0                              | —                       | 2Taclk + T |
| NF18 <sup>4</sup> | Data Hold on READ     | <b>t</b> DHR | -                              | Tdl <sup>2</sup> – 11.2 | 2Taclk + T |
| NF19              | CLE to RE delay       | tCLR         | 13T + 1.5                      | 13T + 1.5               | —          |
| NF20              | CE to RE delay        | tCRE         | T – 3.45                       | T – 3.45                | T + 0.3    |
| NF21              | WE high to RE low     | twhr         | 14T – 5.45                     | 14T – 5.45              | —          |
| NF22              | WE high to busy       | twв          | —                              | _                       | 6Т         |

#### Table 34. NFC—Timing Characteristics

<sup>1</sup> tDSR is calculated by the following formula:

Asymmetric mode:  $tDSR = tREpd + tDpd + \frac{1}{2}T - Tdl^2$ 

Symmetric mode:  $tDSR = tREpd + tDpd - Tdl^2$ 

tREpd + tDpd = 11.2 ns (including clock skew)

where tREpd is RE propogation delay in the chip including I/O pad delay, and tDpd is Data propogation delay from I/O pad to EXTMC including I/O pad delay.

tDSR can be used to determine tREA max parameter with the following formula: tREA = 1.5T - tDSR.

<sup>2</sup> Tdl is composed of 4 delay-line units each generates an equal delay with min 1.25 ns and max 1 aclk period (Taclk). Default is 1/4 aclk period for each delay-line unit, so all 4 delay lines together generates a total of 1 aclk period. Taclk is "emi\_slow\_clk" of the system, which default value is 7.5 ns (133 MHz).

<sup>3</sup> NF17 is defined only in asymmetric operation mode.

NF17 max value is equivalent to max tRHz value that can be used with NFC.

Taclk is "emi\_slow\_clk" of the system.

<sup>4</sup> NF18 is defined only in Symmetric operation mode.
 tDHR (MIN) is calculated by the following formula: Tdl<sup>2</sup> – (tREpd + tDpd)
 where tREpd is RE propogation delay in the chip including I/O pad delay, and tDpd is Data propogation delay from I/O pad to EXTMC including I/O pad delay.
 NF18 max value is equivalent to max tRHz value that can be used with NFC.
 Taclk is "emi\_slow\_clk" of the system.

# 4.6.6 External Interface Module (EIM)

The following subsections provide information on the EIM.

## 4.6.6.1 EIM Signal Cross Reference

Table 35 is a guide intended to help the user identify signals in the External Interface Module Chapter of the Reference Manual which are identical to those mentioned in this data sheet.

| Reference Manual<br>EIM Chapter Nomenclature | Data Sheet Nomenclature,<br>Reference Manual External Signals and Pin Multiplexing Chapter,<br>and IOMUXC Controller Chapter Nomenclature |
|----------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------|
| BCLK                                         | EIM_BCLK                                                                                                                                  |
| CSx                                          | EIM_CSx                                                                                                                                   |
| WE_B                                         | EIM_RW                                                                                                                                    |
| OE_B                                         | EIM_OE                                                                                                                                    |
| BEy_B                                        | EIM_EBx                                                                                                                                   |
| ADV                                          | EIM_LBA                                                                                                                                   |
| ADDR                                         | EIM_A[25:16], EIM_DA[15:0]                                                                                                                |
| ADDR/M_DATA                                  | EIM_DAx (Addr/Data muxed mode)                                                                                                            |
| DATA                                         | EIM_NFC_D (Data bus shared with NAND Flash)<br>EIM_Dx (dedicated data bus)                                                                |
| WAIT_B                                       | EIM_WAIT                                                                                                                                  |

#### Table 35. EIM Signal Cross Reference

# 4.6.6.2 EIM Interface Pads Allocation

EIM supports16-bit and 8-bit devices operating in address/data separate or multiplexed modes. In some of the modes the EIM and the NAND FLASH have shared data bus. Table 37 provides EIM interface pads allocation in different modes.

|                   | Non Multiplexed A  | ddress/Data Mode   | Multiplexed Address/Data<br>mode |
|-------------------|--------------------|--------------------|----------------------------------|
| Setup             | 8 Bit              | 16 Bit             | 16 Bit                           |
|                   | MUM = 0, DSZ = 111 | MUM = 0, DSZ = 010 | MUM = 1, DSZ = 001               |
| A[15:0]           | EIM_DA[15:0]       | EIM_DA[15:0]       | EIM_DA[15:0]                     |
| A[25:16]          | EIM_A[25:16]       | EIM_A[25:16]       | EIM_A[25:16]                     |
| D[7:0], EIM_EB0   | —                  | —                  | EIM_DA[7:0]                      |
| D[15:8], EIM_EB1  | —                  | —                  | EIM_DA[15:8]                     |
| D[23:16], EIM_EB2 | -                  | EIM_D[23:16]       | —                                |
| D[31:24], EIM_EB3 | EIM_D[31:24]       | EIM_D[31:24]       | _                                |

| Table 36. EIM Internal Mod | dule Multiplexing |
|----------------------------|-------------------|
|----------------------------|-------------------|

|                              |                               | Non Multiplexed Address/Data Mode |                           |                                |                           |                               |                           | Multiplexed<br>Address/Data mode |  |
|------------------------------|-------------------------------|-----------------------------------|---------------------------|--------------------------------|---------------------------|-------------------------------|---------------------------|----------------------------------|--|
| Setup                        |                               | 8 Bit                             |                           | 16 E                           | Bit                       | 32 Bit                        | 16 Bit                    | 32 Bit                           |  |
|                              | MUM = 0,<br>DSZ = 11<br>1     | MUM = 0,<br>DSZ = 111             | MUM = 0,<br>DSZ = 11<br>1 | MUM = 0,<br>DSZ = 001          | MUM = 0,<br>DSZ = 01<br>0 | MUM = 0,<br>DSZ = 011         | MUM = 1,<br>DSZ = 00<br>1 | MUM = 1,<br>DSZ = 011            |  |
| A[15:0]                      | EIM_DA[1<br>5:0]              | EIM_DA[1<br>5:0]                  | EIM_DA[<br>15:0]          | EIM_DA[15:<br>0]               | EIM_DA[1<br>5:0]          | EIM_DA[15:<br>0]              | EIM_DA[1<br>5:0]          | EIM_DA[15<br>:0]                 |  |
| A[25:16]                     | EIM_A[25:<br>16]              | EIM_A[25:<br>16]                  | EIM_A[25<br>:16]          | EIM_A[25:1<br>6]               | EIM_A[25<br>:16]          | EIM_A[24:1<br>6] <sup>1</sup> | EIM_A[25<br>:16]          | NANDF_D[<br>8:0] <sup>1</sup>    |  |
| D[7:0],<br>EIM_EB<br>0       | NANDF_D<br>[7:0] <sup>2</sup> | _                                 | _                         | NANDF_D[7<br>:0] <sup>2</sup>  | _                         | NANDF_D[<br>7:0]              | EIM_DA[7<br>:0]           | EIM_DA[7:<br>0]                  |  |
| D[15:8],<br>EIM_EB<br>1      | _                             | NANDF_D[<br>15:8] <sup>3</sup>    | _                         | NANDF_D[1<br>5:8] <sup>3</sup> | _                         | NANDF_D[<br>15:8]             | EIM_DA[1<br>5:8]          | EIM_DA[15<br>:8]                 |  |
| D[23:16]<br>,<br>EIM_EB<br>2 |                               |                                   | _                         |                                | EIM_D[23<br>:16]          | EIM_D[23:1<br>6]              | _                         | NANDF_D[<br>7:0]                 |  |
| D[31:24]<br>,<br>EIM_EB<br>3 |                               | _                                 | EIM_D[31<br>:24]          | _                              | EIM_D[31<br>:24]          | EIM_D[31:2<br>4]              | —                         | NANDF_D[<br>15:8]                |  |

## Table 37. Revision 2.0 EIM Internal Module Multiplexing

For 32-bit mode, the address range is A[24:0], due to address space allocation in memory map.
 NANDF\_D[7:0] multiplexed on ALT3 mode of PATA\_DATA[7:0]

<sup>3</sup> NANDF\_D[15:8] multiplexed on ALT3 mode of PATA\_DATA[15:8]

# 4.6.6.3 General EIM Timing-Synchronous Mode

Figure 16, Figure 17, and Table 38 specify the timings related to the EIM module. All EIM output control signals may be asserted and deasserted by an internal clock synchronized to the BCLK rising edge according to corresponding assertion/negation control fields.



Figure 16. EIM Outputs Timing Diagram



Figure 17. EIM Inputs Timing Diagram

| ID  | Parameter                    | BCD = 0 |     | BCD = 1 |     | BCD = 2 |     | BCD = 3 |     |
|-----|------------------------------|---------|-----|---------|-----|---------|-----|---------|-----|
|     |                              | Min     | Max | Min     | Max | Min     | Max | Min     | Max |
| WE1 | BCLK Cycle time <sup>2</sup> | t       |     | 2*t     |     | 3*t     |     | 4*t     |     |
| WE2 | BCLK Low Level<br>Width      | 0.4*t   |     | 0.8*t   |     | 1.2*t   |     | 1.6*t   |     |

## Table 38. EIM Bus Timing Parameters <sup>1</sup>

| ID   | Parameter                                   | BCD = 0     |             | BCD = 1 |         | BCD = 2         |                 | BCD = 3   |           |
|------|---------------------------------------------|-------------|-------------|---------|---------|-----------------|-----------------|-----------|-----------|
| U    |                                             | Min         | Max         | Min     | Max     | Min             | Мах             | Min       | Max       |
| WE3  | BCLK High Level<br>Width                    | 0.4*t       |             | 0.8*t   |         | 1.2*t           |                 | 1.6*t     |           |
| WE4  | Clock rise to<br>address valid <sup>3</sup> | -0.5*t-1.25 | -0.5*t+1.75 | -t-1.25 | -t+1.75 | -1.5*t-1.2<br>5 | -1.5*t<br>+1.75 | -2*t-1.25 | -2*t+1.75 |
| WE5  | Clock rise to address invalid               | 0.5*t-1.25  | 0.5*t+1.75  | t-1.25  | t+1.75  | 1.5*t-1.2<br>5  | 1.5*t +1.75     | 2*t-1.25  | 2*t+1.75  |
| WE6  | Clock rise to<br>CSx_B valid                | -0.5*t-1.25 | -0.5*t+1.75 | -t-1.25 | -t+1.75 | -1.5*t-1.2<br>5 | -1.5*t<br>+1.75 | -2*t-1.25 | -2*t+1.75 |
| WE7  | Clock rise to<br>CSx_B invalid              | 0.5*t-1.25  | 0.5*t+1.75  | t-1.25  | t+1.75  | 1.5*t-1.2<br>5  | 1.5*t +1.75     | 2*t-1.25  | 2*t+1.75  |
| WE8  | Clock rise to<br>WE_B Valid                 | -0.5*t-1.25 | -0.5*t+1.75 | -t-1.25 | -t+1.75 | -1.5*t-1.2<br>5 | -1.5*t<br>+1.75 | -2*t-1.25 | -2*t+1.75 |
| WE9  | Clock rise to<br>WE_B Invalid               | 0.5*t-1.25  | 0.5*t+1.75  | t-1.25  | t+1.75  | 1.5*t-1.2<br>5  | 1.5*t +1.75     | 2*t-1.25  | 2*t+1.75  |
| WE10 | Clock rise to OE_B<br>Valid                 | -0.5*t-1.25 | -0.5*t+1.75 | -t-1.25 | -t+1.75 | -1.5*t-1.2<br>5 | -1.5*t<br>+1.75 | -2*t-1.25 | -2*t+1.75 |
| WE11 | Clock rise to OE_B<br>Invalid               | 0.5*t-1.25  | 0.5*t+1.75  | t-1.25  | t+1.75  | 1.5*t-1.2<br>5  | 1.5*t +1.75     | 2*t-1.25  | 2*t+1.75  |
| WE12 | Clock rise to<br>BEy_B Valid                | -0.5*t-1.25 | -0.5*t+1.75 | -t-1.25 | -t+1.75 | -1.5*t-1.2<br>5 | -1.5*t<br>+1.75 | -2*t-1.25 | -2*t+1.75 |
| WE13 | Clock rise to<br>BEy_B Invalid              | 0.5*t-1.25  | 0.5*t+1.75  | t-1.25  | t+1.75  | 1.5*t-1.2<br>5  | 1.5*t +1.75     | 2*t-1.25  | 2*t+1.75  |
| WE14 | Clock rise to<br>ADV_B Valid                | -0.5*t-1.25 | -0.5*t+1.75 | -t-1.25 | -t+1.75 | -1.5*t-1.2<br>5 | -1.5*t<br>+1.75 | -2*t-1.25 | -2*t+1.75 |
| WE15 | Clock rise to<br>ADV_B Invalid              | 0.5*t-1.25  | 0.5*t+1.75  | t-1.25  | t+1.75  | 1.5*t-1.2<br>5  | 1.5*t +1.75     | 2*t-1.25  | 2*t+1.75  |
| WE16 | Clock rise to<br>Output Data Valid          | -0.5*t-1.25 | -0.5*t+1.75 | -t-1.25 | -t+1.75 | -1.5*t-1.2<br>5 | -1.5*t<br>+1.75 | -2*t-1.25 | -2*t+1.75 |
| WE17 | Clock rise to<br>Output Data<br>Invalid     | 0.5*t-1.25  | 0.5*t+1.75  | t-1.25  | t+1.75  | 1.5*t-1.2<br>5  | 1.5*t +1.75     | 2*t-1.25  | 2*t+1.75  |
| WE18 | Input Data setup<br>time to Clock rise      | 2           |             | 4       | _       | _               |                 |           |           |
| WE19 | Input Data hold<br>time from Clock<br>rise  | 2           |             | 2       | —       | _               | _               | _         | —         |
| WE20 | WAIT_B setup<br>time to Clock rise          | 2           |             | 4       | —       | _               | —               | —         |           |
| WE21 | WAIT_B hold time<br>from Clock rise         | 2           |             | 2       | —       | -               | —               | —         |           |

# Table 38. EIM Bus Timing Parameters (continued)<sup>1</sup>

- <sup>1</sup> t is the maximal EIM logic (axi\_clk) cycle time. The maximum allowed axi\_clk frequency is 133 MHz, whereas the maximum allowed BCLK frequency is 104 MHz. As a result, if BCD = 0, axi\_clk must be ≤ 104 MHz. If BCD = 1, then 133 MHz is allowed for axi\_clk, resulting in a BCLK of 66.5 MHz. When the clock branch to EIM is decreased to 104 MHz, other busses are impacted which are clocked from this source. See the CCM chapter of the i.MX53xD Reference Manual for a detailed clock tree description.
- <sup>2</sup> BCLK parameters are being measured from the 50% point, that is, high is defined as 50% of signal value and low is defined as 50% as signal value.
- <sup>3</sup> For signal measurements "High" is defined as 80% of signal value and "Low" is defined as 20% of signal value.

## 4.6.6.4 Examples of EIM Synchronous Accesses

Figure 18 to Figure 21 provide few examples of basic EIM accesses to external memory devices with the timing parameters mentioned previously for specific control parameters settings.



Figure 18. Synchronous Memory Read Access, WSC=1









NOTE

In 32-bit muxed address/data (A/D) mode the 16 MSBs are driven on the data bus.



Figure 21. 16-Bit Muxed A/D Mode, Synchronous Read Access, WSC=7, RADVN=1, ADH=1, OEA=2

## 4.6.6.5 General EIM Timing-Asynchronous Mode

Figure 22 through Figure 26, and Table 39 help to determine timing parameters relative to the chip select (CS) state for asynchronous and DTACK EIM accesses with corresponding EIM bit fields and the timing parameters mentioned above.

Asynchronous read & write access length in cycles may vary from what is shown in Figure 22 through Figure 25 as RWSC, OEN & CSN is configured differently. Refer to i.MX53xDRM for the EIM programming model.



Figure 22. Asynchronous Memory Read Access (RWSC = 5, OEN=CSN=0)







Figure 24. Asynchronous Memory Write Access (RWSC = 5, OEN=CSN=0)



Figure 25. Asynchronous A/D Muxed Write Access (RWSC = 5, OEN=CSN=0)



Figure 26. DTACK Read Access(DAP=0)

| Ref<br>No. | Parameter                    | Determination by<br>Synchronous measured<br>parameters <sup>12</sup> | Min | Max<br>(If 133 Mhz is<br>supported by<br>SOC) |
|------------|------------------------------|----------------------------------------------------------------------|-----|-----------------------------------------------|
| WE31       | CSx_B valid to Address Valid | WE4 - WE6 - CSA <sup>3</sup>                                         | _   | 3 - CSA                                       |
| WE32       | Address Invalid to CSv. B    | WE7 - WE5 - CSN <sup>4</sup>                                         |     | 3 - CSN                                       |

| NO.                          |                                     | parameters <sup>12</sup>                                              |                                           | SOC)                                     |    |
|------------------------------|-------------------------------------|-----------------------------------------------------------------------|-------------------------------------------|------------------------------------------|----|
| WE31                         | CSx_B valid to Address Valid        | WE4 - WE6 - CSA <sup>3</sup>                                          |                                           | 3 - CSA                                  | ns |
| WE32                         | Address Invalid to CSx_B<br>invalid | WE7 - WE5 - CSN <sup>4</sup>                                          | —                                         | 3 - CSN                                  | ns |
| WE32<br>A(mux<br>ed A/D      | CSx_B valid to Address<br>Invalid   | t <sup>5</sup> + WE4 - WE7 + (ADVN +<br>ADVA + 1 - CSA <sup>3</sup> ) | -3 + (ADVN +<br>ADVA + 1 - CSA)           | _                                        | ns |
| WE33                         | CSx_B Valid to WE_B Valid           | WE8 - WE6 + (WEA - CSA)                                               | —                                         | 3 + (WEA - CSA)                          | ns |
| WE34                         | WE_B Invalid to CSx_B<br>Invalid    | WE7 - WE9 + (WEN - CSN)                                               | _                                         | 3 - (WEN_CSN)                            | ns |
| WE35                         | CSx_B Valid to OE_B Valid           | WE10 - WE6 + (OEA - CSA)                                              | —                                         | 3 + (OEA - CSA)                          | ns |
| WE35<br>A<br>(muxe<br>d A/D) | CSx_B Valid to OE_B Valid           | WE10 - WE6 + (OEA +<br>RADVN + RADVA + ADH + 1<br>- CSA)              | -3 + (OEA +<br>RADVN+RADVA<br>+ADH+1-CSA) | 3 + (OEA +<br>RADVN+RADVA+A<br>DH+1-CSA) | ns |
| WE36                         | OE_B Invalid to CSx_B<br>Invalid    | WE7 - WE11 + (OEN - CSN)                                              | —                                         | 3 - (OEN - CSN)                          | ns |

i.MX53xD Applications Processors for Consumer Products, Rev. 1

Unit

| Ref<br>No.                   | Parameter                                                                       | Determination by<br>Synchronous measured<br>parameters <sup>12</sup> | Min                                     | Max<br>(If 133 Mhz is<br>supported by<br>SOC) | Unit |
|------------------------------|---------------------------------------------------------------------------------|----------------------------------------------------------------------|-----------------------------------------|-----------------------------------------------|------|
| WE37                         | CSx_B Valid to BEy_B Valid<br>(Read access)                                     | WE12 - WE6 + (RBEA - CSA)                                            | _                                       | 3 + (RBEA <sup>6</sup> - CSA)                 | ns   |
| WE38                         | BEy_B Invalid to CSx_B<br>Invalid (Read access)                                 | WE7 - WE13 + (RBEN - CSN)                                            |                                         | 3 - (RBEN <sup>7</sup> - CSN)                 | ns   |
| WE39                         | CSx_B Valid to ADV_B Valid                                                      | WE14 - WE6 + (ADVA - CSA)                                            | _                                       | 3 + (ADVA - CSA)                              | ns   |
| WE40                         | ADV_B Invalid to CSx_B<br>Invalid (ADVL is asserted)                            | WE7 - WE15 - CSN                                                     | _                                       | 3 - CSN                                       | ns   |
| WE40<br>A<br>(muxe<br>d A/D) | CSx_B Valid to ADV_B Invalid                                                    | WE14 - WE6 + (ADVN +<br>ADVA + 1 - CSA)                              | -3 + (ADVN +<br>ADVA + 1 - CSA)         | 3 + (ADVN + ADVA<br>+ 1 - CSA)                | ns   |
| WE41                         | CSx_B Valid to Output Data<br>Valid                                             | WE16 - WE6 - WCSA                                                    | —                                       | 3 - WCSA                                      | ns   |
| WE41<br>A<br>(muxe<br>d A/D) | CSx_B Valid to Output Data<br>Valid                                             | WE16 - WE6 + (WADVN +<br>WADVA + ADH + 1 - WCSA)                     |                                         | 3 + (WADVN +<br>WADVA + ADH + 1 -<br>WCSA)    | ns   |
| WE42                         | Output Data Invalid to CSx_B<br>Invalid                                         | WE17 - WE7 - CSN                                                     | _                                       | 3 - CSN                                       | ns   |
| MAXC<br>O                    | Output max. delay from<br>internal driving ADDR/control<br>FFs to chip outputs. | 10                                                                   | _                                       | _                                             | ns   |
| MAXC<br>SO                   | Output max. delay from CSx<br>internal driving FFs to CSx<br>out.               | 10                                                                   | _                                       | _                                             |      |
| MAXDI                        | DATA MAXIMUM delay from<br>chip input data to its internal<br>FF                | 5                                                                    | _                                       | _                                             |      |
| WE43                         | Input Data Valid to CSx_B<br>Invalid                                            | MAXCO - MAXCSO + MAXDI                                               | MAXCO <sup>-</sup><br>MAXCSO +<br>MAXDI | _                                             | ns   |
| WE44                         | CSx_B Invalid to Input Data<br>invalid                                          | 0                                                                    | 0                                       | _                                             | ns   |
| WE45                         | CSx_B Valid to BEy_B Valid<br>(Write access)                                    | WE12 - WE6 + (WBEA - CSA)                                            | —                                       | 3 + (WBEA - CSA)                              | ns   |
| WE46                         | BEy_B Invalid to CSx_B<br>Invalid (Write access)                                | WE7 - WE13 + (WBEN -<br>CSN)                                         | _                                       | -3 + (WBEN - CSN)                             | ns   |

 Table 39. EIM Asynchronous Timing Parameters Table Relative Chip Select

| Ref<br>No. | Parameter                                                                                            | Determination by<br>Synchronous measured<br>parameters <sup>12</sup> | Min                           | Max<br>(If 133 Mhz is<br>supported by<br>SOC) | Unit |
|------------|------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------|-------------------------------|-----------------------------------------------|------|
| MAXD<br>TI | DTACK MAXIMUM delay from<br>chip dtack input to its internal<br>FF + 2 cycles for<br>synchronization |                                                                      | _                             | _                                             |      |
| WE47       | Dtack Active to CSx_B Invalid                                                                        | MAXCO - MAXCSO +<br>MAXDTI                                           | MAXCO -<br>MAXCSO +<br>MAXDTI | _                                             | ns   |
| WE48       | CSx_B Invalid to Dtack<br>invalid                                                                    | 0                                                                    | 0                             |                                               | ns   |

 Table 39. EIM Asynchronous Timing Parameters Table Relative Chip Select

<sup>1</sup> Parameters WE4... WE21 value see column BCD = 0 in Table 38

<sup>2</sup> All config. parameters (CSA,CSN,WBEA,WBEN,ADVA,ADVN,OEN,OEA,RBEA & RBEN) are in cycle units.

 $^3\,$  CS Assertion. This bit field determines when CS signal is asserted during read/write cycles.

<sup>4</sup> CS Negation. This bit field determines when CS signal is negated during read/write cycles.

<sup>5</sup> t is axi\_clk cycle time.

<sup>6</sup> BE Assertion. This bit field determines when BE signal is asserted during read cycles.

<sup>7</sup> BE Negation. This bit field determines when BE signal is negated during read cycles.

# 4.6.7 DDR SDRAM Specific Parameters (DDR2/LVDDR2, LPDDR2 and DDR3)

The DDR2/LVDDR2 interface fully complies with JESD79-2E – DDR2 JEDEC release April, 2008, supporting DDR2-800 and LVDDR2-800.

The DDR3 interface fully complies with JESD79-3D – DDR3 JEDEC release April 2008 supporting DDR3-800.

The LPDDR2 interface fully complies with JESD209-2B, supporting LPDDR2-800.

Figure 27 shows the basic timing parameters.



Figure 27. DDR SDRAM Basic Timing Parameters





## NOTE

To receive the reported setup/hold values, write calibration should be perform to locate the DQS in the middle of DQ window.

Figure 29 shows the read timing parameters.



Figure 29. DDR SDRAM DQ vs. DQS and SDCLK Read Cycle

# 4.7 External Peripheral Interfaces Parameters

The following subsections provide information on external peripheral interfaces.

# 4.7.1 AUDMUX Timing Parameters

The AUDMUX provides a programmable interconnect logic for voice, audio and data routing between internal serial interfaces (SSIs) and external serial interfaces (audio and voice codecs). The AC timing of AUDMUX external pins is governed by the SSI module. For more information, see the respective SSI electrical specifications found within this document.

# 4.7.2 CSPI and ECSPI Timing Parameters

This section describes the timing parameters of the CSPI and ECSPI blocks. The CSPI and ECSPI have separate timing parameters for master and slave modes. The nomenclature used with the CSPI / ECSPI modules and the respective routing of these signals is shown in Table 40.

| Block Instance | I/O Access                                              |
|----------------|---------------------------------------------------------|
| ECSPI-1        | GPIO, KPP, DISP0_DAT, CSI0_DAT and EIM_D through IOMUXC |
| ECSPI-2        | DISP0_DAT, CSI0_DAT and EIM through IOMUXC              |
| CSPI           | DISP0_DAT, EIM_A/D, SD1 and SD2 through IOMUXC          |

# 4.7.2.1 CSPI Master Mode Timing

Figure 30 depicts the timing of CSPI in master mode. Table 41 lists the CSPI master mode timing characteristics.



Figure 30. CSPI/ECSPI Master Mode Timing Diagram

| ID   | Parameter                                             | Symbol                 | Min | Мах | Unit |
|------|-------------------------------------------------------|------------------------|-----|-----|------|
| CS1  | SCLK Cycle Time                                       | t <sub>clk</sub>       | 60  | —   | ns   |
| CS2  | SCLK High or Low Time                                 | t <sub>SW</sub>        | 26  | —   | ns   |
| CS3  | SCLK Rise or Fall <sup>1</sup>                        | t <sub>RISE/FALL</sub> | _   | _   | ns   |
| CS4  | SSx pulse width                                       | t <sub>CSLH</sub>      | 26  | —   | ns   |
| CS5  | SSx Lead Time (Slave Select setup time)               | t <sub>SCS</sub>       | 26  | _   | ns   |
| CS6  | SSx Lag Time (SS hold time)                           | t <sub>HCS</sub>       | 26  | —   | ns   |
| CS7  | MOSI Propagation Delay<br>(C <sub>LOAD</sub> = 20 pF) | t <sub>PDmosi</sub>    | -1  | 21  | ns   |
| CS8  | MISO Setup Time                                       | t <sub>Smiso</sub>     | 5   | —   | ns   |
| CS9  | MISO Hold Time                                        | t <sub>Hmiso</sub>     | 5   | —   | ns   |
| CS10 | RDY to SSx Time <sup>2</sup>                          | t <sub>SDRY</sub>      | 5   | —   | ns   |

#### Table 41. CSPI Master Mode Timing Parameters

<sup>1</sup> See specific I/O AC parameters Section 4.5, "I/O AC Parameters"

<sup>2</sup> SPI\_RDY is sampled internally by ipg\_clk and is asynchronous to all other CSPI signals.

# 4.7.2.2 CSPI Slave Mode Timing

Figure 31 depicts the timing of CSPI in slave mode. Table 42 lists the CSPI slave mode timing characteristics.



Figure 31. CSPI/ECSPI Slave Mode Timing Diagram

| ID  | Parameter                                             | Symbol              | Min | Мах | Unit |
|-----|-------------------------------------------------------|---------------------|-----|-----|------|
| CS1 | SCLK Cycle Time                                       | t <sub>clk</sub>    | 100 | _   | ns   |
| CS2 | SCLK High or Low Time                                 | t <sub>SW</sub>     |     | —   | ns   |
| CS4 | SSx pulse width                                       | t <sub>CSLH</sub>   |     | —   | ns   |
| CS5 | SSx Lead Time (SS setup time)                         | t <sub>SCS</sub>    |     | —   | ns   |
| CS6 | SSx Lag Time (SS hold time)                           | t <sub>HCS</sub>    |     | —   | ns   |
| CS7 | MOSI Setup Time                                       | t <sub>Smosi</sub>  |     | —   | ns   |
| CS8 | MOSI Hold Time                                        | t <sub>Hmosi</sub>  |     | —   | ns   |
| CS9 | MISO Propagation Delay ( $C_{LOAD} = 20 \text{ pF}$ ) | t <sub>PDmiso</sub> | 0   |     | ns   |

Table 42. CSPI Slave Mode Timing Parameters

# 4.7.2.3 ECSPI Master Mode Timing

Figure 30 depicts the timing of ECSPI in master mode. Table 43 lists the ECSPI master mode timing characteristics.

Table 43. ECSPI Master Mode Timing Parameters

| ID  | Parameter                                                 | Symbol                 | Min              | Max | Unit |
|-----|-----------------------------------------------------------|------------------------|------------------|-----|------|
| CS1 | SCLK Cycle Time-Read<br>SCLK Cycle Time-Write             | t <sub>clk</sub>       | 30<br>15         | _   | ns   |
| CS2 | SCLK High or Low Time-Read<br>SCLK High or Low Time-Write | t <sub>SW</sub>        | 14<br>7          | _   | ns   |
| CS3 | SCLK Rise or Fall <sup>1</sup>                            | t <sub>RISE/FALL</sub> | —                | _   | ns   |
| CS4 | SSx pulse width                                           | t <sub>CSLH</sub>      | Half SCLK period | _   | ns   |

| ID   | Parameter                                          | Symbol              | Min  | Мах | Unit |
|------|----------------------------------------------------|---------------------|------|-----|------|
| CS5  | SSx Lead Time (CS setup time)                      | t <sub>SCS</sub>    | 5    | _   | ns   |
| CS6  | SSx Lag Time (CS hold time)                        | t <sub>HCS</sub>    | 5    | _   | ns   |
| CS7  | MOSI Propagation Delay (C <sub>LOAD</sub> = 20 pF) | t <sub>PDmosi</sub> | -0.5 | 2.5 | ns   |
| CS8  | MISO Setup Time                                    | t <sub>Smiso</sub>  | 8.5  | —   | ns   |
| CS9  | MISO Hold Time                                     | t <sub>Hmiso</sub>  | 0    | —   | ns   |
| CS10 | RDY to SSx Time <sup>2</sup>                       | t <sub>SDRY</sub>   | 5    | —   | ns   |

Table 43. ECSPI Master Mode Timing Parameters (continued)

<sup>1</sup> See specific I/O AC parameters Section 4.5, "I/O AC Parameters"

<sup>2</sup> SPI\_RDY is sampled internally by ipg\_clk and is asynchronous to all other CSPI signals.

# 4.7.2.4 ECSPI Slave Mode Timing

Figure 31 depicts the timing of ECSPI in slave mode. Table 44 lists the ECSPI slave mode timing characteristics.

| ID  | Parameter                                                 | Symbol              | Min              | Max | Unit |
|-----|-----------------------------------------------------------|---------------------|------------------|-----|------|
| CS1 | SCLK Cycle Time-Read<br>SCLK Cycle Time-Write             | t <sub>clk</sub>    | 15<br>40         | _   | ns   |
| CS2 | SCLK High or Low Time-Read<br>SCLK High or Low Time-Write | t <sub>SW</sub>     | 7<br>20          | _   | ns   |
| CS4 | SSx pulse width                                           | t <sub>CSLH</sub>   | Half SCLK period | _   | ns   |
| CS5 | SSx Lead Time (CS setup time)                             | t <sub>SCS</sub>    | 5                | _   | ns   |
| CS6 | SSx Lag Time (CS hold time)                               | t <sub>HCS</sub>    | 5                | _   | ns   |
| CS7 | MOSI Setup Time                                           | t <sub>Smosi</sub>  | 4                | _   | ns   |
| CS8 | MOSI Hold Time                                            | t <sub>Hmosi</sub>  | 4                | _   | ns   |
| CS9 | MISO Propagation Delay (C <sub>LOAD</sub> = 20 pF)        | t <sub>PDmiso</sub> | 4                | 17  | ns   |

Table 44. ECSPI Slave Mode Timing Parameters

# 4.7.3 Enhanced Serial Audio Interface (ESAI) Timing Parameters

The ESAI consists of independent transmitter and receiver sections, each section with its own clock generator. Table 45 shows the interface timing values. The number field in the table refers to timing signals found in Figure 32 and Figure 33.

| No. | Characteristics <sup>1,2,3</sup>                                      | Symbol | Expression <sup>3</sup>                                       | Min          | Max          | Condition <sup>4</sup> | Unit |
|-----|-----------------------------------------------------------------------|--------|---------------------------------------------------------------|--------------|--------------|------------------------|------|
| 62  | Clock cycle <sup>5</sup>                                              | tssicc | $\begin{array}{c} 4\times T_{C} \\ 4\times T_{C} \end{array}$ | 30.0<br>30.0 |              | i ck<br>i ck           | ns   |
| 63  | Clock high period<br>• For internal clock                             | _      | $2 \times T_{C} - 9.0$                                        | 6            |              | _                      | ns   |
|     | For external clock                                                    | —      | $2 \times T_{C}$                                              | 15           |              | —                      |      |
| 64  | Clock low period <ul> <li>For internal clock</li> </ul>               | _      | $2 \times T_{c} - 9.0$                                        | 6            | _            | _                      | ns   |
|     | For external clock                                                    | —      | $2 \times T_{C}$                                              | 15           | —            | —                      |      |
| 65  | SCKR rising edge to FSR out (bl) high                                 | _      |                                                               |              | 17.0<br>7.0  | x ck<br>i ck a         | ns   |
| 66  | SCKR rising edge to FSR out (bl) low                                  | _      | _                                                             |              | 17.0<br>7.0  | x ck<br>i ck a         | ns   |
| 67  | SCKR rising edge to FSR out (wr) high <sup>6</sup>                    |        |                                                               |              | 19.0<br>9.0  | x ck<br>i ck a         | ns   |
| 68  | SCKR rising edge to FSR out (wr) low <sup>6</sup>                     |        | —                                                             |              | 19.0<br>9.0  | x ck<br>i ck a         | ns   |
| 69  | SCKR rising edge to FSR out (wl) high                                 |        | —                                                             |              | 16.0<br>6.0  | x ck<br>i ck a         | ns   |
| 70  | SCKR rising edge to FSR out (wl) low                                  |        | -                                                             |              | 17.0<br>7.0  | x ck<br>i ck a         | ns   |
| 71  | Data in setup time before SCKR (SCK in synchronous mode) falling edge |        |                                                               | 12.0<br>19.0 |              | x ck<br>i ck           | ns   |
| 72  | Data in hold time after SCKR falling edge                             |        | —                                                             | 3.5<br>9.0   | _            | x ck<br>i ck           | ns   |
| 73  | FSR input (bl, wr) high before SCKR falling edge <sup>6</sup>         |        | —                                                             | 2.0<br>12.0  | _            | x ck<br>i ck a         | ns   |
| 74  | FSR input (wl) high before SCKR falling edge                          |        |                                                               | 2.0<br>12.0  | _            | x ck<br>i ck a         | ns   |
| 75  | FSR input hold time after SCKR falling edge                           |        |                                                               | 2.5<br>8.5   | _            | x ck<br>i ck a         | ns   |
| 78  | SCKT rising edge to FST out (bl) high                                 |        | -                                                             |              | 18.0<br>8.0  | x ck<br>i ck           | ns   |
| 79  | SCKT rising edge to FST out (bl) low                                  |        | —                                                             |              | 20.0<br>10.0 | x ck<br>i ck           | ns   |
| 80  | SCKT rising edge to FST out (wr) high <sup>6</sup>                    |        |                                                               |              | 20.0<br>10.0 | x ck<br>i ck           | ns   |
| 81  | SCKT rising edge to FST out (wr) low <sup>6</sup>                     |        | —                                                             | _            | 22.0<br>12.0 | x ck<br>i ck           | ns   |

## Table 45. Enhanced Serial Audio Interface (ESAI) Timing

| No. | Characteristics <sup>1,2,3</sup>                                    | Symbol | Expression <sup>3</sup> | Min         | Max          | Condition <sup>4</sup> | Unit |
|-----|---------------------------------------------------------------------|--------|-------------------------|-------------|--------------|------------------------|------|
| 82  | SCKT rising edge to FST out (wl) high                               | —      |                         |             | 19.0<br>9.0  | x ck<br>i ck           | ns   |
| 83  | SCKT rising edge to FST out (wl) low                                |        |                         |             | 20.0<br>10.0 | x ck<br>i ck           | ns   |
| 84  | SCKT rising edge to data out enable from high impedance             |        |                         |             | 22.0<br>17.0 | x ck<br>i ck           | ns   |
| 86  | SCKT rising edge to data out valid                                  |        |                         |             | 18.0<br>13.0 | x ck<br>i ck           | ns   |
| 87  | SCKT rising edge to data out high impedance 77                      |        |                         |             | 21.0<br>16.0 | x ck<br>i ck           | ns   |
| 89  | FST input (bl, wr) setup time before SCKT falling edge <sup>6</sup> |        |                         | 2.0<br>18.0 | _            | x ck<br>i ck           | ns   |
| 90  | FST input (wl) setup time before SCKT falling edge                  |        |                         | 2.0<br>18.0 | _            | x ck<br>i ck           | ns   |
| 91  | FST input hold time after SCKT falling edge                         |        |                         | 4.0<br>5.0  |              | x ck<br>i ck           | ns   |
| 95  | HCKR/HCKT clock cycle                                               | —      | 2 x T <sub>C</sub>      | 15          | —            | —                      | ns   |
| 96  | HCKT input rising edge to SCKT output                               | —      | —                       | _           | 18.0         | —                      | ns   |
| 97  | HCKR input rising edge to SCKR output                               | —      | —                       | —           | 18.0         | —                      | ns   |
|     |                                                                     | •      |                         |             | •            | •                      |      |

#### Table 45. Enhanced Serial Audio Interface (ESAI) Timing (continued)

<sup>1</sup> VCORE\_VDD= 1.00 +- 0.10V

Tj = -40C to 125C

<sup>2</sup> i ck = internal clock

x ck = external clock

i ck a = internal clock, asynchronous mode

(asynchronous implies that SCKT and SCKR are two different clocks)

i ck s = internal clock, synchronous mode

(synchronous implies that SCKT and SCKR are the same clock)

- <sup>3</sup> bl = bit length
  - wl = word length
  - wr = word length relative
- <sup>4</sup> SCKT(SCKT pin) = transmit clock
   SCKR(SCKR pin) = receive clock
   FST(FST pin) = transmit frame sync
- FSR(FSR pin) = receive frame sync
- HCKT(HCKT pin) = transmit high frequency clock
- HCKR(HCKR pin) = receive high frequency clock
- $^{5}$  For the internal clock, the external clock cycle is defined by lcyc and the ESAI control register.
- <sup>6</sup> The word-relative frame sync signal waveform relative to the clock operates in the same manner as the bit-length frame sync signal waveform, but it spreads from one serial clock before the first bit clock (like the bit length frame sync signal), until the second-to-last bit clock of the first word in the frame.
- <sup>7</sup> Periodically sampled and not 100% tested.



Figure 32. ESAI Transmitter Timing



Figure 33. ESAI Receiver Timing

# 4.7.4 Enhanced Secured Digital Host Controller(eSDHCv2/v3) AC timing

This section describes the electrical information of the eSDHCv2/v3, which includes SD/eMMC4.3 (Single Data Rate) timing and eMMC4.4 (Dual Date Rate) timing.

# 4.7.4.1 SD/eMMC4.3 (Single Data Rate) AC Timing

Figure 34 depicts the timing of SD/eMMC4.3, and Table 46 lists the SD/eMMC4.3 timing characteristics.



## Figure 34. SD/eMMC4.3 Timing

| ID  | Parameter                                            | Symbols                      | Symbols Min Max |       |     |  |  |  |
|-----|------------------------------------------------------|------------------------------|-----------------|-------|-----|--|--|--|
|     | Card Input Clock                                     | <u> </u>                     |                 | 1     |     |  |  |  |
| SD1 | Clock Frequency (Low Speed)                          | f <sub>PP</sub> <sup>1</sup> | 0               | 400   | kHz |  |  |  |
|     | Clock Frequency (SD/SDIO Full Speed/High Speed)      | f <sub>PP</sub> <sup>2</sup> | 0               | 25/50 | MHz |  |  |  |
|     | Clock Frequency (MMC Full Speed/High Speed)          | f <sub>PP</sub> <sup>3</sup> | 0               | 20/52 | MHz |  |  |  |
|     | Clock Frequency (Identification Mode)                | f <sub>OD</sub>              | 100             | 400   | kHz |  |  |  |
| SD2 | Clock Low Time                                       | t <sub>WL</sub>              | 7               | —     | ns  |  |  |  |
| SD3 | Clock High Time                                      | t <sub>WH</sub>              | 7               | —     | ns  |  |  |  |
| SD4 | Clock Rise Time                                      | t <sub>TLH</sub>             | —               | 3     | ns  |  |  |  |
| SD5 | Clock Fall Time                                      | t <sub>THL</sub>             | —               | 3     | ns  |  |  |  |
|     | eSDHC Output/Card Inputs CMD, DA                     | T (Reference to              | CLK)            |       |     |  |  |  |
| SD6 | eSDHC Output Delay                                   | t <sub>OD</sub>              | -5              | 5     | ns  |  |  |  |
|     | eSDHC Input/Card Outputs CMD, DAT (Reference to CLK) |                              |                 |       |     |  |  |  |

## Table 46. SD/eMMC4.3 Interface Timing Specification
| ID  | Parameter                          | Symbols          | Min | Max | Unit |
|-----|------------------------------------|------------------|-----|-----|------|
| SD7 | eSDHC Input Setup Time             | t <sub>ISU</sub> | 2.5 | —   | ns   |
| SD8 | eSDHC Input Hold Time <sup>4</sup> | t <sub>IH</sub>  | 2.5 | _   | ns   |

| Table 46. SD/eMMC4.3 Interface | Timing Specification | (continued) |
|--------------------------------|----------------------|-------------|
|--------------------------------|----------------------|-------------|

<sup>1</sup> In low speed mode, card clock must be lower than 400 kHz, voltage ranges from 2.7 to 3.6 V.

<sup>2</sup> In normal (full) speed mode for SD/SDIO card, clock frequency can be any value between 0–25 MHz. In high-speed mode, clock frequency can be any value between 0–50 MHz.

<sup>3</sup> In normal (full) speed mode for MMC card, clock frequency can be any value between 0–20 MHz. In high-speed mode, clock frequency can be any value between 0–52 MHz.

<sup>4</sup>To satisfy hold timing, the delay difference between clock input and cmd/data input must not exceed 2 ns.

# 4.7.4.2 eMMC4.4 (Dual Data Rate) eSDHCv3 AC Timing

Figure 35 depicts the timing of eMMC4.4. Table 47 lists the eMMC4.4 timing characteristics. Be aware that only DATA is sampled on both edges of the clock (not applicable to CMD).



### Figure 35. eMMC4.4 Timing

### Table 47. eMMC4.4 Interface Timing Specification

| ID                                                     | Parameter                                   | Symbols         | Min | Max | Unit |  |
|--------------------------------------------------------|---------------------------------------------|-----------------|-----|-----|------|--|
| Card Input Clock                                       |                                             |                 |     |     |      |  |
| SD1                                                    | Clock Frequency (MMC Full Speed/High Speed) | f <sub>PP</sub> | 0   | 52  | MHz  |  |
| eSDHC Output / Card Inputs CMD, DAT (Reference to CLK) |                                             |                 |     |     |      |  |
| SD2                                                    | eSDHC Output Delay                          | t <sub>OD</sub> | -5  | 5   | ns   |  |
| eSDHC Input / Card Outputs CMD, DAT (Reference to CLK) |                                             |                 |     |     |      |  |

| ID  | Parameter              | Symbols          | Min | Max | Unit |
|-----|------------------------|------------------|-----|-----|------|
| SD3 | eSDHC Input Setup Time | t <sub>ISU</sub> | 2.5 | _   | ns   |
| SD4 | eSDHC Input Hold Time  | t <sub>IH</sub>  | 2.5 | _   | ns   |

### Table 47. eMMC4.4 Interface Timing Specification (continued)

# 4.7.5 FEC AC Timing Parameters

This section describes the electrical information of the Fast Ethernet Controller (FEC) module. The FEC is designed to support both 10 and 100 Mbps Ethernet/IEEE 802.3 networks. An external transceiver interface and transceiver function are required to complete the interface to the media. The FEC supports the 10/100 Mbps MII (18 pins in total) and the 10 Mbps (only 7-wire interface, which uses 7 of the MII pins), for connection to an external Ethernet transceiver. For the pin list of MII and 7-wire, see the i.MX53xD Reference Manual.

This section describes the AC timing specifications of the FEC. The MII signals are compatible with transceivers operating at a voltage of 3.3 V.

# 4.7.5.1 MII Receive Signal Timing

The MII receive signal timing involves the FEC\_RXD[3:0], FEC\_RX\_DV, FEC\_RX\_ER, and FEC\_RX\_CLK signals. The receiver functions correctly up to a FEC\_RX\_CLK maximum frequency of 25 MHz + 1%. There is no minimum frequency requirement but the processor clock frequency must exceed twice the FEC\_RX\_CLK frequency. Table 48 lists the MII receive channel signal timing parameters and Figure 36 shows MII receive signal timings.

| No. | Characteristics <sup>1 2</sup>                         | Min | Мах | Unit              |
|-----|--------------------------------------------------------|-----|-----|-------------------|
| M1  | FEC_RXD[3:0], FEC_RX_DV, FEC_RX_ER to FEC_RX_CLK setup | 5   | _   | ns                |
| M2  | FEC_RX_CLK to FEC_RXD[3:0], FEC_RX_DV, FEC_RX_ER hold  | 5   | _   | ns                |
| MЗ  | FEC_RX_CLK pulse width high                            | 35% | 65% | FEC_RX_CLK period |
| M4  | FEC_RX_CLK pulse width low                             | 35% | 65% | FEC_RX_CLK period |

Table 48. MII Receive Signal Timing

<sup>1</sup> FEC\_RX\_DV, FEC\_RX\_CLK, and FEC\_RXD0 have same timing in 10 Mbps 7-wire interface mode.

<sup>2</sup> Test conditions: 25pF on each output signal.



Figure 36. MII Receive Signal Timing Diagram

## 4.7.5.2 MII Transmit Signal Timing

The MII transmit signal timing affects the FEC\_TXD[3:0], FEC\_TX\_EN, FEC\_TX\_ER, and FEC\_TX\_CLK signals. The transmitter functions correctly up to a FEC\_TX\_CLK maximum frequency of 25 MHz + 1%. There is no minimum frequency requirement. In addition, the processor clock frequency must exceed twice the FEC\_TX\_CLK frequency.

Table 49 lists MII transmit channel timing parameters. Figure 37 shows MII transmit signal timing diagram for the values listed in Table 49.

| Num | Characteristic <sup>1 2</sup>                            | Min | Max | Unit              |
|-----|----------------------------------------------------------|-----|-----|-------------------|
| M5  | FEC_TX_CLK to FEC_TXD[3:0], FEC_TX_EN, FEC_TX_ER invalid | 5   | _   | ns                |
| M6  | FEC_TX_CLK to FEC_TXD[3:0], FEC_TX_EN, FEC_TX_ER valid   | _   | 20  | ns                |
| M7  | FEC_TX_CLK pulse width high                              | 35% | 65% | FEC_TX_CLK period |
| M8  | FEC_TX_CLK pulse width low                               | 35% | 65% | FEC_TX_CLK period |

 Table 49. MII Transmit Signal Timing

<sup>1</sup> FEC\_TX\_EN, FEC\_TX\_CLK, and FEC\_TXD0 have the same timing in 10 Mbps 7-wire interface mode.

<sup>2</sup> Test conditions: 25pF on each output signal.



Figure 37. MII Transmit Signal Timing Diagram

# 4.7.5.3 MII Async Inputs Signal Timing (FEC\_CRS and FEC\_COL)

Table 50 lists MII asynchronous inputs signal timing information. Figure 38 shows MII asynchronous input timings listed in Table 50.

### Table 50. MII Async Inputs Signal Timing

| Num             | Characteristic <sup>1</sup>            | Min | Мах | Unit              |
|-----------------|----------------------------------------|-----|-----|-------------------|
| M9 <sup>2</sup> | FEC_CRS to FEC_COL minimum pulse width | 1.5 |     | FEC_TX_CLK period |

<sup>1</sup> Test conditions: 25pF on each output signal.

<sup>2</sup> FEC\_COL has the same timing in 10 Mbit 7-wire interface mode.



Figure 38. MII Async Inputs Timing Diagram

# 4.7.5.4 MII Serial Management Channel Timing (FEC\_MDIO and FEC\_MDC)

Table 51 lists MII serial management channel timings. Figure 39 shows MII serial management channel timings listed in Table 51. The MDC frequency should be equal to or less than 2.5 MHz to be compliant with the IEEE 802.3 MII specification. However, the FEC can function correctly with a maximum MDC frequency of 15 MHz.

| Table 51. | MII | Transmit | Signal | Timing |
|-----------|-----|----------|--------|--------|
|-----------|-----|----------|--------|--------|

| ID  | Characteristics <sup>1</sup>                                                | Min | Max | Unit |
|-----|-----------------------------------------------------------------------------|-----|-----|------|
| M10 | FEC_MDC falling edge to FEC_MDIO output invalid (minimum propagation delay) | 0   | _   | ns   |
| M11 | FEC_MDC falling edge to FEC_MDIO output valid (max propagation delay)       | _   | 5   | ns   |
| M12 | FEC_MDIO (input) to FEC_MDC rising edge setup                               | 18  | _   | ns   |

| ID  | Characteristics <sup>1</sup>                 | Min     | Max | Unit           |
|-----|----------------------------------------------|---------|-----|----------------|
| M13 | FEC_MDIO (input) to FEC_MDC rising edge hold | 0       |     | ns             |
| M14 | FEC_MDC pulse width high                     | 40<br>% | 60% | FEC_MDC period |
| M15 | FEC_MDC pulse width low                      | 40<br>% | 60% | FEC_MDC period |

### Table 51. MII Transmit Signal Timing (continued)

<sup>1</sup> Test conditions: 25pF on each output signal.





## 4.7.5.5 RMII Mode Timing

In RMII mode, FEC\_TX\_CLK is used as the REF\_CLK which is a 50 MHz ±50 ppm continuous reference clock. FEC\_RX\_DV is used as the CRS\_DV in RMII, and other signals under RMII mode include FEC\_TX\_EN, FEC\_TXD[1:0], FEC\_RXD[1:0] and optional FEC\_RX\_ER.

The RMII mode timings are shown in Table 52 and Figure 40.

### Table 52. RMII Signal Timing

| No. | Characteristics <sup>1</sup>               | Min | Max | Unit           |
|-----|--------------------------------------------|-----|-----|----------------|
| M16 | REF_CLK(FEC_TX_CLK) pulse width high       | 35% | 65% | REF_CLK period |
| M17 | REF_CLK(FEC_TX_CLK) pulse width low        | 35% | 65% | REF_CLK period |
| M18 | REF_CLK to FEC_TXD[1:0], FEC_TX_EN invalid | 2   | —   | ns             |
| M19 | REF_CLK to FEC_TXD[1:0], FEC_TX_EN valid   | —   | 16  | ns             |

| No. | Characteristics <sup>1</sup>                                | Min | Max | Unit |
|-----|-------------------------------------------------------------|-----|-----|------|
| M20 | FEC_RXD[1:0], CRS_DV(FEC_RX_DV), FEC_RX_ER to REF_CLK setup | 4   | _   | ns   |
| M21 | REF_CLK to FEC_RXD[1:0], FEC_RX_DV, FEC_RX_ER hold          | 2   | —   | ns   |

Table 52. RMII Signal Timing (continued)

<sup>1</sup> Test conditions: 25pF on each output signal.



Figure 40. RMII Mode Signal Timing Diagram

# 4.7.6 Flexible Controller Area Network (FLEXCAN) AC Electrical Specifications

The electrical characteristics are related to the CAN transceiver external to i.MX53xD such as MC33902 from Freescale.The i.MX53xD has two CAN modules available for systems design. Tx and Rx ports for both modules are multiplexed with other I/O pins. See the IOMUXC chapter of the i.MX53xD reference manual to see which pins expose Tx and Rx pins; these ports are named TXCAN and RXCAN, respectively.

# 4.7.7 I<sup>2</sup>C Module Timing Parameters

This section describes the timing parameters of the  $I^2C$  module. Figure 41 depicts the timing of  $I^2C$  module, and Table 53 lists the  $I^2C$  module timing characteristics.



Figure 41. I<sup>2</sup>C Bus Timing

| ID   | Parameter                                           | Supply | ard Mode<br>Voltage =<br>V, 2.7 V–3.3 V | Fast Mode<br>Supply Voltage =<br>2.7 V–3.3 V |                  | Unit |
|------|-----------------------------------------------------|--------|-----------------------------------------|----------------------------------------------|------------------|------|
|      |                                                     | Min    | Мах                                     | Min                                          | Max              |      |
| IC1  | I2CLK cycle time                                    | 10     | _                                       | 2.5                                          | —                | μs   |
| IC2  | Hold time (repeated) START condition                | 4.0    | —                                       | 0.6                                          | —                | μs   |
| IC3  | Set-up time for STOP condition                      | 4.0    | —                                       | 0.6                                          | —                | μs   |
| IC4  | Data hold time                                      | 01     | 3.45 <sup>2</sup>                       | 0 <sup>1</sup>                               | 0.9 <sup>2</sup> | μs   |
| IC5  | HIGH Period of I2CLK Clock                          | 4.0    | _                                       | 0.6                                          | —                | μs   |
| IC6  | LOW Period of the I2CLK Clock                       | 4.7    | —                                       | 1.3                                          | —                | μs   |
| IC7  | Set-up time for a repeated START condition          | 4.7    | —                                       | 0.6                                          | —                | μs   |
| IC8  | Data set-up time                                    | 250    | _                                       | 100 <sup>3</sup>                             | —                | ns   |
| IC9  | Bus free time between a STOP and START condition    | 4.7    | _                                       | 1.3                                          | —                | μs   |
| IC10 | Rise time of both I2DAT and I2CLK signals           | —      | 1000                                    | $20 + 0.1 C_b^4$                             | 300              | ns   |
| IC11 | Fall time of both I2DAT and I2CLK signals           | —      | 300                                     | $20 + 0.1 C_b^4$                             | 300              | ns   |
| IC12 | Capacitive load for each bus line (C <sub>b</sub> ) | —      | 400                                     | —                                            | 400              | pF   |

<sup>1</sup> A device must internally provide a hold time of at least 300 ns for I2DAT signal in order to bridge the undefined region of the falling edge of I2CLK.

<sup>2</sup> The maximum hold time has only to be met if the device does not stretch the LOW period (ID no IC5) of the I2CLK signal.

<sup>3</sup> A Fast-mode I2C-bus device can be used in a Standard-mode I2C-bus system, but the requirement of Set-up time (ID No IC7) of 250 ns must be met. This automatically is the case if the device does not stretch the LOW period of the I2CLK signal. If such a device does stretch the LOW period of the I2CLK signal, it must output the next data bit to the I2DAT line max\_rise\_time (IC9) + data\_setup\_time (IC7) = 1000 + 250 = 1250 ns (according to the Standard-mode I2C-bus specification) before the I2CLK line is released.

<sup>4</sup>  $C_{b}$  = total capacitance of one bus line in pF.

# 4.7.8 Image Processing Unit (IPU) Module Parameters

The purpose of the IPU is to provide comprehensive support for the flow of data from an image sensor and/or to a display device. This support covers all aspects of these activities:

- Connectivity to relevant devices—cameras, displays, graphics accelerators, and TV encoders.
- Related image processing and manipulation: sensor image signal processing, display processing, image conversions, and other related functions.
- Synchronization and control capabilities, such as avoidance of tearing artifacts.

# 4.7.8.1 IPU Sensor Interface Signal Mapping

The IPU supports a number of sensor input formats. Table 54 defines the mapping of the Sensor Interface Pins used for various supported interface formats.

| Signal<br>Name <sup>1</sup> | RGB565<br>8 bits<br>2 cycles | RGB565 <sup>2</sup><br>8 bits<br>3 cycles | RGB666 <sup>3</sup><br>8 bits<br>3 cycles | RGB888<br>8 bits<br>3 cycles | YCbCr<br>8 bits<br>2 cycles | RGB565 <sup>4</sup><br>16 bits<br>2 cycles | YCbCr <sup>5</sup><br>16 bits<br>1 cycle | YCbCr <sup>6</sup><br>16 bits<br>1 cycle | YCbCr <sup>7</sup><br>20 bits<br>1 cycle |
|-----------------------------|------------------------------|-------------------------------------------|-------------------------------------------|------------------------------|-----------------------------|--------------------------------------------|------------------------------------------|------------------------------------------|------------------------------------------|
| CSIx_DAT0                   |                              | —                                         | _                                         | _                            |                             | —                                          | —                                        | 0                                        | C[0]                                     |
| CSIx_DAT1                   | _                            | —                                         | _                                         | _                            |                             | —                                          | _                                        | 0                                        | C[1]                                     |
| CSIx_DAT2                   |                              | —                                         |                                           |                              |                             | —                                          | _                                        | C[0]                                     | C[2]                                     |
| CSIx_DAT3                   | _                            | —                                         | _                                         | _                            |                             | —                                          | _                                        | C[1]                                     | C[3]                                     |
| CSIx_DAT4                   | _                            | —                                         | _                                         | _                            |                             | B[0]                                       | C[0]                                     | C[2]                                     | C[4]                                     |
| CSIx_DAT5                   | _                            | —                                         | _                                         | _                            |                             | B[1]                                       | C[1]                                     | C[3]                                     | C[5]                                     |
| CSIx_DAT6                   | —                            | —                                         | _                                         |                              |                             | B[2]                                       | C[2]                                     | C[4]                                     | C[6]                                     |
| CSIx_DAT7                   | —                            | —                                         | _                                         |                              |                             | B[3]                                       | C[3]                                     | C[5]                                     | C[7]                                     |
| CSIx_DAT8                   | —                            | —                                         | _                                         | _                            |                             | B[4]                                       | C[4]                                     | C[6]                                     | C[8]                                     |
| CSIx_DAT9                   | —                            | —                                         | _                                         | _                            |                             | G[0]                                       | C[5]                                     | C[7]                                     | C[9]                                     |
| CSIx_DAT10                  | —                            | —                                         | _                                         | _                            | _                           | G[1]                                       | C[6]                                     | 0                                        | Y[0]                                     |
| CSIx_DAT11                  | —                            | —                                         | _                                         | _                            | _                           | G[2]                                       | C[7]                                     | 0                                        | Y[1]                                     |
| CSIx_DAT12                  | B[0], G[3]                   | R[2],G[4],B[2]                            | R/G/B[4]                                  | R/G/B[0]                     | Y/C[0]                      | G[3]                                       | Y[0]                                     | Y[0]                                     | Y[2]                                     |
| CSIx_DAT13                  | B[1], G[4]                   | R[3],G[5],B[3]                            | R/G/B[5]                                  | R/G/B[1]                     | Y/C[1]                      | G[4]                                       | Y[1]                                     | Y[1]                                     | Y[3]                                     |
| CSIx_DAT14                  | B[2], G[5]                   | R[4],G[0],B[4]                            | R/G/B[0]                                  | R/G/B[2]                     | Y/C[2]                      | G[5]                                       | Y[2]                                     | Y[2]                                     | Y[4]                                     |
| CSIx_DAT15                  | B[3], R[0]                   | R[0],G[1],B[0]                            | R/G/B[1]                                  | R/G/B[3]                     | Y/C[3]                      | R[0]                                       | Y[3]                                     | Y[3]                                     | Y[5]                                     |
| CSIx_DAT16                  | B[4], R[1]                   | R[1],G[2],B[1]                            | R/G/B[2]                                  | R/G/B[4]                     | Y/C[4]                      | R[1]                                       | Y[4]                                     | Y[4]                                     | Y[6]                                     |
| CSIx_DAT17                  | G[0], R[2]                   | R[2],G[3],B[2]                            | R/G/B[3]                                  | R/G/B[5]                     | Y/C[5]                      | R[2]                                       | Y[5]                                     | Y[5]                                     | Y[7]                                     |
| CSIx_DAT18                  | G[1], R[3]                   | R[3],G[4],B[3]                            | R/G/B[4]                                  | R/G/B[6]                     | Y/C[6]                      | R[3]                                       | Y[6]                                     | Y[6]                                     | Y[8]                                     |
| CSIx_DAT19                  | G[2], R[4]                   | R[4],G[5],B[4]                            | R/G/B[5]                                  | R/G/B[7]                     | Y/C[7]                      | R[4]                                       | Y[7]                                     | Y[7]                                     | Y[9]                                     |

Table 54. Camera Input Signal Cross Reference, Format and Bits per Cycle

<sup>1</sup> CSIx stands for CSI1 or CSI2

- <sup>2</sup> The MSB bits are duplicated on LSB bits implementing color extension
- <sup>3</sup> The two MSB bits are duplicated on LSB bits implementing color extension
- <sup>4</sup> RGB 16 bits supported in two ways: (1) As a "generic data" input with no on-the-fly processing; (2) With on-the-fly processing, but only under some restrictions on the control protocol.
- <sup>5</sup> YCbCr 16 bits supported as a "generic-data" input with no on-the-fly processing.
- <sup>6</sup> YCbCr 16 bits supported as a sub-case of the YCbCr, 20 bits, under the same conditions (BT.1120 protocol).
- <sup>7</sup> YCbCr, 20 bits, supported only within the BT.1120 protocol (syncs embedded within the data stream).

# 4.7.8.2 Sensor Interface Timings

There are three camera timing modes supported by the IPU.

### 4.7.8.2.1 BT.656 and BT.1120 Video Mode

Smart camera sensors, which include imaging processing, usually support video mode transfer. They use an embedded timing syntax to replace the SENSB\_VSYNC and SENSB\_HSYNC signals. The timing syntax is defined by the BT.656/BT.1120 standards.

This operation mode follows the recommendations of ITU BT.656/ ITU BT.1120 specifications. The only control signal used is SENSB\_PIX\_CLK. Start-of-frame and active-line signals are embedded in the data stream. An active line starts with a SAV code and ends with a EAV code. In some cases, digital blanking is inserted in between EAV and SAV code. The CSI decodes and filters out the timing-coding from the data stream, thus recovering SENSB\_VSYNC and SENSB\_HSYNC signals for internal use. On BT.656 one component per cycle is received over the SENSB\_DATA bus. On BT.1120 two components per cycle are received over the SENSB\_DATA bus.

## 4.7.8.2.2 Gated Clock Mode

The SENSB\_VSYNC, SENSB\_HSYNC, and SENSB\_PIX\_CLK signals are used in this mode. See Figure 42.



Figure 42. Gated Clock Mode Timing Diagram

A frame starts with a rising edge on SENSB\_VSYNC (all the timings correspond to straight polarity of the corresponding signals). Then SENSB\_HSYNC goes to high and hold for the entire line. Pixel clock is valid as long as SENSB\_HSYNC is high. Data is latched at the rising edge of the valid pixel clocks.

SENSB\_HSYNC goes to low at the end of line. Pixel clocks then become invalid and the CSI stops receiving data from the stream. For next line the SENSB\_HSYNC timing repeats. For next frame the SENSB\_VSYNC timing repeats.

### 4.7.8.2.3 Non-Gated Clock Mode

The timing is the same as the gated-clock mode (described in Section 4.7.8.2.2, "Gated Clock Mode,") except for the SENSB\_HSYNC signal, which is not used (see Figure 43). All incoming pixel clocks are valid and cause data to be latched into the input FIFO. The SENSB\_PIX\_CLK signal is inactive (states low) until valid data is going to be transmitted over the bus.



Figure 43. Non-Gated Clock Mode Timing Diagram

The timing described in Figure 43 is that of a typical sensor. Some other sensors may have a slightly different timing. The CSI can be programmed to support rising/falling-edge triggered SENSB\_VSYNC; active-high/low SENSB\_HSYNC; and rising/falling-edge triggered SENSB\_PIX\_CLK.

# 4.7.8.3 Electrical Characteristics

Figure 44 depicts the sensor interface timing. SENSB\_MCLK signal described here is not generated by the IPU. Table 55 lists the sensor interface timing characteristics.



Figure 44. Sensor Interface Timing Diagram

| ID  | Parameter                             | Symbol | Min  | Мах | Unit |
|-----|---------------------------------------|--------|------|-----|------|
| IP1 | Sensor output (pixel) clock frequency | Fpck   | 0.01 | 180 | MHz  |
| IP2 | Data and control setup time           | Tsu    | 2    | —   | ns   |
| IP3 | Data and control holdup time          | Thd    | 1    | —   | ns   |

### Table 55. Sensor Interface Timing Characteristics

# 4.7.8.4 IPU Display Interface Signal Mapping

The IPU supports a number of display output video formats. Table 56 defines the mapping of the Display Interface Pins used during various supported video interface formats.

| i.MX53xD              | LCD                         |               |               |               |                             |                 |                 |                |                                                                      |
|-----------------------|-----------------------------|---------------|---------------|---------------|-----------------------------|-----------------|-----------------|----------------|----------------------------------------------------------------------|
|                       | RGB,                        | R             | GB/TV S       | Signal A      | llocation                   | (Examp          | le)             | Smart          | Comment <sup>1</sup>                                                 |
| Port Name<br>(x=0, 1) | Signal<br>Name<br>(General) | 16-bit<br>RGB | 18-bit<br>RGB | 24 Bit<br>RGB | 8-bit<br>YCrCb <sup>2</sup> | 16-bit<br>YCrCb | 20-bit<br>YCrCb | Signal<br>Name |                                                                      |
| DISPx_DAT0            | DAT[0]                      | B[0]          | B[0]          | B[0]          | Y/C[0]                      | C[0]            | C[0]            | DAT[0]         | The restrictions are as follows:<br>a) There are maximal three       |
| DISPx_DAT1            | DAT[1]                      | B[1]          | B[1]          | B[1]          | Y/C[1]                      | C[1]            | C[1]            | DAT[1]         | continuous groups of bits that<br>could be independently mapped to   |
| DISPx_DAT2            | DAT[2]                      | B[2]          | B[2]          | B[2]          | Y/C[2]                      | C[2]            | C[2]            | DAT[2]         | the external bus.                                                    |
| DISPx_DAT3            | DAT[3]                      | B[3]          | B[3]          | B[3]          | Y/C[3]                      | C[3]            | C[3]            | DAT[3]         | Groups should not be overlapped.                                     |
| DISPx_DAT4            | DAT[4]                      | B[4]          | B[4]          | B[4]          | Y/C[4]                      | C[4]            | C[4]            | DAT[4]         | b) The bit order is expressed in each of the bit groups, for example |
| DISPx_DAT5            | DAT[5]                      | G[0]          | B[5]          | B[5]          | Y/C[5]                      | C[5]            | C[5]            | DAT[5]         | B[0] = least significant blue pixel<br>bit                           |
| DISPx_DAT6            | DAT[6]                      | G[1]          | G[0]          | B[6]          | Y/C[6]                      | C[6]            | C[6]            | DAT[6]         |                                                                      |
| DISPx_DAT7            | DAT[7]                      | G[2]          | G[1]          | B[7]          | Y/C[7]                      | C[7]            | C[7]            | DAT[7]         |                                                                      |
| DISPx_DAT8            | DAT[8]                      | G[3]          | G[2]          | G[0]          | _                           | Y[0]            | C[8]            | DAT[8]         |                                                                      |
| DISPx_DAT9            | DAT[9]                      | G[4]          | G[3]          | G[1]          | _                           | Y[1]            | C[9]            | DAT[9]         |                                                                      |
| DISPx_DAT10           | DAT[10]                     | G[5]          | G[4]          | G[2]          |                             | Y[2]            | Y[0]            | DAT[10]        |                                                                      |
| DISPx_DAT11           | DAT[11]                     | R[0]          | G[5]          | G[3]          | _                           | Y[3]            | Y[1]            | DAT[11]        |                                                                      |
| DISPx_DAT12           | DAT[12]                     | R[1]          | R[0]          | G[4]          | _                           | Y[4]            | Y[2]            | DAT[12]        |                                                                      |
| DISPx_DAT13           | DAT[13]                     | R[2]          | R[1]          | G[5]          | _                           | Y[5]            | Y[3]            | DAT[13]        |                                                                      |
| DISPx_DAT14           | DAT[14]                     | R[3]          | R[2]          | G[6]          | _                           | Y[6]            | Y[4]            | DAT[14]        |                                                                      |
| DISPx_DAT15           | DAT[15]                     | R[4]          | R[3]          | G[7]          | _                           | Y[7]            | Y[5]            | DAT[15]        |                                                                      |
| DISPx_DAT16           | DAT[16]                     | _             | R[4]          | R[0]          | _                           | —               | Y[6]            | _              |                                                                      |
| DISPx_DAT17           | DAT[17]                     | _             | R[5]          | R[1]          | _                           | —               | Y[7]            | _              |                                                                      |
| DISPx_DAT18           | DAT[18]                     | _             | _             | R[2]          | _                           |                 | Y[8]            | _              |                                                                      |
| DISPx_DAT19           | DAT[19]                     | _             |               | R[3]          | _                           |                 | Y[9]            | _              |                                                                      |
| DISPx_DAT20           | DAT[20]                     | _             | _             | R[4]          |                             | _               | —               |                |                                                                      |
| DISPx_DAT21           | DAT[21]                     |               |               | R[5]          | _                           | —               | —               |                |                                                                      |

### Table 56. Video Signal Cross-Reference

| r                     |                             |               |               |               |                             |                 |                 |                |                                                                 |  |  |  |
|-----------------------|-----------------------------|---------------|---------------|---------------|-----------------------------|-----------------|-----------------|----------------|-----------------------------------------------------------------|--|--|--|
| i.MX53xD              |                             |               |               |               | LCD                         |                 |                 |                |                                                                 |  |  |  |
|                       | RGB,                        | R             | GB/TV S       | Signal A      | llocation                   | (Examp          | le)             | Smart          | Comment <sup>1</sup>                                            |  |  |  |
| Port Name<br>(x=0, 1) | Signal<br>Name<br>(General) | 16-bit<br>RGB | 18-bit<br>RGB | 24 Bit<br>RGB | 8-bit<br>YCrCb <sup>2</sup> | 16-bit<br>YCrCb | 20-bit<br>YCrCb | Signal<br>Name |                                                                 |  |  |  |
| DISPx_DAT22           | DAT[22]                     | —             | _             | R[6]          | _                           | _               | _               | _              | _                                                               |  |  |  |
| DISPx_DAT23           | DAT[23]                     | —             | _             | R[7]          |                             | —               | _               |                | —                                                               |  |  |  |
| DIx_DISP_CLK          |                             |               |               | PixCLK        |                             | I               |                 |                | —                                                               |  |  |  |
| DIx_PIN1              |                             |               |               |               |                             |                 |                 | VSYNC_IN       | May be required for anti-tearing                                |  |  |  |
| DIx_PIN2              | HSYNC —                     |               |               |               |                             | _               | _               |                |                                                                 |  |  |  |
| DIx_PIN3              | VSYNC                       |               |               |               |                             | _               | VSYNC out       |                |                                                                 |  |  |  |
| DIx_PIN4              |                             |               |               | _             |                             |                 |                 |                | Additional frame/row synchronous                                |  |  |  |
| DIx_PIN5              |                             |               |               | —             |                             |                 |                 |                | signals with programmable timing                                |  |  |  |
| DIx_PIN6              | —                           |               |               |               |                             |                 |                 |                |                                                                 |  |  |  |
| DIx_PIN7              |                             |               |               | _             |                             |                 |                 | _              |                                                                 |  |  |  |
| DIx_PIN8              |                             |               |               | _             |                             |                 |                 | _              |                                                                 |  |  |  |
| DIx_D0_CS             |                             |               |               | _             |                             |                 |                 | CS0            | —                                                               |  |  |  |
| DIx_D1_CS             |                             |               |               | —             |                             |                 |                 | CS1            | Alternate mode of PWM output for contrast or brightness control |  |  |  |
| DIx_PIN11             |                             |               |               |               |                             |                 |                 | WR             | _                                                               |  |  |  |
| DIx_PIN12             |                             |               |               | _             |                             |                 |                 | RD             | _                                                               |  |  |  |
| DIx_PIN13             |                             |               |               | _             |                             |                 |                 | RS1            | Register select signal                                          |  |  |  |
| DIx_PIN14             |                             |               |               | _             |                             |                 |                 | RS2            | Optional RS2                                                    |  |  |  |
| DIx_PIN15             |                             |               | C             | DRDY/D        | V                           |                 |                 | DRDY           | Data validation/blank, data enable                              |  |  |  |
| DIx_PIN16             |                             |               |               |               |                             |                 |                 | _              | Additional data synchronous signals with programmable           |  |  |  |
| DIx_PIN17             |                             |               |               | Q             |                             |                 |                 | —              | features/timing                                                 |  |  |  |

### Table 56. Video Signal Cross-Reference (continued)

<sup>1</sup> Signal mapping (both data and control/synchronization) is flexible. The table provides examples.

<sup>2</sup> This mode works in compliance with recommendation ITU-R BT.656. The timing reference signals (frame start, frame end, line start, and line end) are embedded in the 8-bit data bus. Only video data is supported, transmission of non-video related data during blanking intervals is not supported.

# NOTE

Table 56 provides information for both the Disp0 and Disp1 ports. However, Disp1 port has reduced pinout depending on IOMUXC configuration and therefore may not support all the above configurations. See the IOMUXC table for details.

# 4.7.8.5 IPU Display Interface Timing

The IPU Display Interface supports two kinds of display accesses: synchronous and asynchronous. There are two groups of external interface pins to provide synchronous and asynchronous controls accordantly.

# 4.7.8.5.1 Synchronous Controls

The synchronous control changes its value as a function of a system or of an external clock. This control has a permanent period and a permanent wave form.

There are special physical outputs to provide synchronous controls:

- The ipp\_disp\_clk is a dedicated base synchronous signal that is used to generate a base display (component, pixel) clock for a display.
- The ipp\_pin\_1- ipp\_pin\_7 are general purpose synchronous pins, that can be used to provide HSYNC, VSYNC, DRDY or any else independent signal to a display.

The IPU has a system of internal binding counters for internal events (such as HSYNC/VSYCN and so on) calculation. The internal event (local start point) is synchronized with internal DI\_CLK. A suitable control starts from the local start point with predefined UP and DOWN values to calculate control's changing points with half DI\_CLK resolution. A full description of the counters system can be found in the IPU chapter of the i.MX53xD Reference Manual.

# 4.7.8.5.2 Asynchronous Controls

The asynchronous control is a data-oriented signal that changes its value with an output data according to additional internal flags coming with the data.

There are special physical outputs to provide asynchronous controls, as follows:

- The ipp\_d0\_cs and ipp\_d1\_cs pins are dedicated to provide chip select signals to two displays.
- The ipp\_pin\_11- ipp\_pin\_17 are general purpose asynchronous pins, that can be used to provide WR. RD, RS or any other data oriented signal to display.

## NOTE

The IPU has independent signal generators for asynchronous signals toggling. When a DI decides to put a new asynchronous data in the bus, a new internal start (local start point) is generated. The signals generators calculate predefined UP and DOWN values to change pins states with half DI\_CLK resolution.

# 4.7.8.6 Synchronous Interfaces to Standard Active Matrix TFT LCD Panels

# 4.7.8.6.1 IPU Display Operating Signals

The IPU uses four control signals and data to operate a standard synchronous interface:

- IPP\_DISP\_CLK—Clock to display
- HSYNC—Horizontal synchronization
- VSYNC—Vertical synchronization
- DRDY—Active data

All synchronous display controls are generated on the base of an internally generated "local start point". The synchronous display controls can be placed on time axis with DI's offset, up and down parameters. The display access can be whole number of DI clock (Tdiclk) only. The IPP\_DATA can not be moved relative to the local start point.

# 4.7.8.6.2 LCD Interface Functional Description

Figure 45 depicts the LCD interface timing for a generic active matrix color TFT panel. In this figure signals are shown with negative polarity. The sequence of events for active matrix interface timing is:

- DI\_CLK internal DI clock, used for calculation of other controls.
- IPP\_DISP\_CLK latches data into the panel on its negative edge (when positive polarity is selected). In active mode, IPP\_DISP\_CLK runs continuously.
- HSYNC causes the panel to start a new line. (Usually IPP\_PIN\_2 is used as HSYNC.)
- VSYNC causes the panel to start a new frame. It always encompasses at least one HSYNC pulse. (Usually IPP\_PIN\_3 is used as VSYNC.)
- DRDY acts like an output enable signal to the CRT display. This output enables the data to be shifted onto the display. When disabled, the data is invalid and the trace is off. (DRDY can be used either synchronous or asynchronous generic purpose pin as well.)



Figure 45. Interface Timing Diagram for TFT (Active Matrix) Panels

## 4.7.8.6.3 TFT Panel Sync Pulse Timing Diagrams

Figure 46 depicts the horizontal timing (timing of one line), including both the horizontal sync pulse and the data. All the parameters shown in the figure are programmable. All controls are started by corresponding internal events—local start points. The timing diagrams correspond to inverse polarity of the IPP\_DISP\_CLK signal and active-low polarity of the HSYNC, VSYNC, and DRDY signals.



Figure 46. TFT Panels Timing Diagram—Horizontal Sync Pulse

Figure 47 depicts the vertical timing (timing of one frame). All parameters shown in the figure are programmable.





### Table 57 shows timing characteristics of signals presented in Figure 46 and Figure 47.

| ID   | Parameter                      | Symbol | Value                                 | Description                                                                                                                                                                                                                                                                                                      | Unit |  |
|------|--------------------------------|--------|---------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|--|
| IP5  | Display interface clock period | Tdicp  | (1)                                   | Display interface clock. IPP_DISP_CLK                                                                                                                                                                                                                                                                            | ns   |  |
| IP6  | Display pixel clock period     | Tdpcp  | DISP_CLK_PER_PIXEL<br>× Tdicp         | Time of translation of one pixel to display,<br>DISP_CLK_PER_PIXEL—number of pixel<br>components in one pixel (1.n). The<br>DISP_CLK_PER_PIXEL is virtual<br>parameter to define Display pixel clock<br>period.<br>The DISP_CLK_PER_PIXEL is received by<br>DC/DI one access division to <b>n</b><br>components. | ns   |  |
| IP7  | Screen width time              | Tsw    | (SCREEN_WIDTH)<br>× Tdicp             | SCREEN_WIDTH—screen width in,<br>interface clocks. horizontal blanking<br>included.<br>The SCREEN_WIDTH should be built by<br>suitable DI's counter <sup>2</sup> .                                                                                                                                               |      |  |
| IP8  | HSYNC width time               | Thsw   | (HSYNC_WIDTH)                         | HSYNC_WIDTH—Hsync width in DI_CLK<br>with 0.5 DI_CLK resolution. Defined by DI's<br>counter.                                                                                                                                                                                                                     | ns   |  |
| IP9  | Horizontal blank interval 1    | Thbi1  | BGXP × Tdicp                          | BGXP—width of a horizontal blanking<br>before a first active data in a line (in<br>interface clocks). The BGXP should be built<br>by suitable DI's counter.                                                                                                                                                      | ns   |  |
| IP10 | Horizontal blank interval 2    | Thbi2  | (SCREEN_WIDTH –<br>BGXP – FW) × Tdicp | Width a horizontal blanking after a last<br>active data in a line (in interface clocks)<br>FW—with of active line in interface clocks.<br>The FW should be built by suitable DI's<br>counter.                                                                                                                    | ns   |  |
| IP12 | Screen height                  | Tsh    | (SCREEN_HEIGHT)<br>× Tsw              | SCREEN_HEIGHT— screen height in lines<br>with blanking.<br>The SCREEN_HEIGHT is a distance<br>between 2 VSYNCs.<br>The SCREEN_HEIGHT should be built by<br>suitable DI's counter.                                                                                                                                | ns   |  |
| IP13 | VSYNC width                    | Tvsw   | VSYNC_WIDTH                           | VSYNC_WIDTH—Vsync width in DI_CLI<br>with 0.5 DI_CLK resolution. Defined by DI<br>counter                                                                                                                                                                                                                        |      |  |
| IP14 | Vertical blank interval 1      | Tvbi1  | BGYP × Tsw                            | BGYP—width of first Vertical<br>blanking interval in line.The BGYP should<br>be built by suitable DI's counter.                                                                                                                                                                                                  | ns   |  |
| IP15 | Vertical blank interval 2      | Tvbi2  | (SCREEN_HEIGHT –<br>BGYP – FH) × Tsw  | Width of second Vertical<br>blanking interval in line.The FH should be<br>built by suitable DI's counter.                                                                                                                                                                                                        | ns   |  |

### Table 57. Synchronous Display Interface Timing Characteristics (Pixel Level)

| ID    | Parameter              | Symbol | Value                       | Description                                                                                                                                                                                                                            | Unit |
|-------|------------------------|--------|-----------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|
| IP50  | Offset of IPP_DISP_CLK | Todicp | DISP_CLK_OFFSET<br>× Tdiclk | DISP_CLK_OFFSET—offset of<br>IPP_DISP_CLK edges from local start<br>point, in DI_CLK×2<br>(0.5 DI_CLK Resolution)<br>Defined by DISP_CLK counter                                                                                       | ns   |
| IP13o | Offset of VSYNC        | Tovs   | VSYNC_OFFSET<br>× Tdiclk    | VSYNC_OFFSET—offset of Vsync edges<br>from a local start point, when a Vsync<br>should be active, in DI_CLK×2<br>(0.5 DI_CLK Resolution).The<br>VSYNC_OFFSET should be built by<br>suitable DI's counter.                              | ns   |
| IP8o  | Offset of HSYNC        | Tohs   | HSYNC_OFFSET<br>× Tdiclk    | HSYNC_OFFSET—offset of Hsync edges<br>from a local start point, when a Hsync<br>should be active, in DI_CLK×2<br>(0.5 DI_CLK Resolution).The<br>HSYNC_OFFSET should be built by<br>suitable DI's counter.                              | ns   |
| IP9o  | Offset of DRDY         | Todrdy | DRDY_OFFSET<br>× Tdiclk     | DRDY_OFFSET—offset of DRDY edges<br>from a suitable local start point, when a<br>corresponding data has been set on the<br>bus, in DI_CLK×2<br>(0.5 DI_CLK Resolution)<br>The DRDY_OFFSET should be built by<br>suitable DI's counter. | ns   |

### Table 57. Synchronous Display Interface Timing Characteristics (Pixel Level) (continued)

<sup>1</sup> Display interface clock period immediate value.

$$Tdicp = \begin{cases} T_{diclk} \times \frac{DISP\_CLK\_PERIOD}{DI\_CLK\_PERIOD}, & for integer \frac{DISP\_CLK\_PERIOD}{DI\_CLK\_PERIOD} \\ T_{diclk} (floor[\frac{DISP\_CLK\_PERIOD}{DI\_CLK\_PERIOD}] + 0.5 \pm 0.5), & for fractional \frac{DISP\_CLK\_PERIOD}{DI\_CLK\_PERIOD} \end{cases}$$

DISP\_CLK\_PERIOD—number of DI\_CLK per one Tdicp. Resolution 1/16 of DI\_CLK. DI\_CLK\_PERIOD—relation of between programing clock frequency and current system clock frequency Display interface clock period average value.

$$\overline{T}dicp = T_{diclk} \times \frac{DISP_CLK_PERIOD}{DI_CLK_PERIOD}$$

<sup>2</sup> DI's counter can define offset, period and UP/DOWN characteristic of output signal according to programed parameters of the counter. Same of parameters in the table are not defined by DI's registers directly (by name), but can be generated by corresponding DI's counter. The SCREEN\_WIDTH is an input value for DI's HSYNC generation counter. The distance between HSYNCs is a SCREEN\_WIDTH.

The maximal accuracy of UP/DOWN edge of controls is:

Accuracy = 
$$(0.5 \times T_{diclk}) \pm 0.62$$
 ns

The maximal accuracy of UP/DOWN edge of IPP\_DATA is:

Accuracy =  $T_{diclk} \pm 0.62$  ns

The DISP\_CLK\_PERIOD, DI\_CLK\_PERIOD parameters are programmed through the registers.

Figure 48 depicts the synchronous display interface timing for access level. The DISP\_CLK\_DOWN and DISP\_CLK\_UP parameters are set through the Register. Table 58 lists the synchronous display interface timing characteristics.



Figure 48. Synchronous Display Interface Timing Diagram—Access Level

| Table 58. Synch | nronous Display In | terface Timing ( | Characteristics ( | Access Level) |
|-----------------|--------------------|------------------|-------------------|---------------|
|                 |                    |                  |                   |               |

| ID    | Parameter                                                                             | Symbol | Min                    | Typ <sup>1</sup>                      | Мах                   | Unit |
|-------|---------------------------------------------------------------------------------------|--------|------------------------|---------------------------------------|-----------------------|------|
| IP16  | Display interface clock<br>low time                                                   | Tckl   | Tdicd-Tdicu-1.24       | Tdicd <sup>2</sup> Tdicu <sup>3</sup> | Tdicd-Tdicu+1.24      | ns   |
| IP17  | Display interface clock<br>high time                                                  | Tckh   | Tdicp-Tdicd+Tdicu-1.24 | Tdicp-Tdicd+Tdicu                     | Tdicp-Tdicd+Tdicu+1.2 | ns   |
| IP18  | Data setup time                                                                       | Tdsu   | Tdicd-1.24             | Tdicu                                 | —                     | ns   |
| IP19  | Data holdup time                                                                      | Tdhd   | Tdicp-Tdicd-1.24       | Tdicp-Tdicu                           | —                     | ns   |
| IP20o | Control signals offset<br>times (defines for each<br>pin)                             | Tocsu  | Tocsu–1.24             | Tocsu                                 | Tocsu+1.24            | ns   |
| IP20  | Control signals setup<br>time to display<br>interface clock<br>(defines for each pin) | Tcsu   | Tdicd-1.24-Tocsu%Tdicp | Tdicu                                 | _                     | ns   |

<sup>1</sup>The exact conditions have not been finalized, but will likely match the current customer requirement for their specific display. These conditions may be chip specific.

<sup>2</sup> Display interface clock down time

$$Tdicd = \frac{1}{2} \left( T_{diclk} \times ceil \left[ \frac{2 \times DISP\_CLK\_DOWN}{DI\_CLK\_PERIOD} \right] \right)$$

<sup>3</sup> Display interface clock up time where CEIL(X) rounds the elements of X to the nearest integers towards infinity.

$$Tdicu = \frac{1}{2} \left( T_{diclk} \times ceil \left[ \frac{2 \times DISP_CLK_UP}{DI_CLK_PERIOD} \right] \right)$$

### 4.7.8.7 Interface to a TV Encoder (TVDAC)

The interface has an 8-bit data bus, transferring a single 8-bit value (Y/U/V) in each cycle. The timing of the interface is described in Figure 49.

### NOTE

- The frequency of the clock DISP\_CLK is 27 MHz (within 10%)
- The HSYNC, VSYNC signals are active low.
- The DRDY signal is shown as active high.
- The transition to the next row is marked by the negative edge of the HSYNC signal. It remains low for a single clock cycle.
- The transition to the next field/frame is marked by the negative edge of the VSYNC signal. It remains low for at least one clock cycles.

- At a transition to an odd field (of the next frame), the negative edges of VSYNC and HSYNC coincide.

— At a transition is to an even field (of the same frame), they do not coincide.

• The active intervals—during which data is transferred—are marked by the HSYNC signal being high.





## 4.7.8.7.1 TVEv2 TV Encoder Performance Specifications

The TV encoder output specifications are shown in Table 59. All the parameters in the table are defined under the following conditions:

- $R_{set} = 1.05 \text{ k}\Omega \pm 1\%$ , resistor on TVDAC\_VREF pin to GND
- $R_{load} = 37.5 \ \Omega \pm 1\%$ , output load to the GND

### Table 59. TV Encoder Video Performance Specifications

| Parameter                                     | Conditions                                                 | Min  | Тур   | Мах  | Unit     |
|-----------------------------------------------|------------------------------------------------------------|------|-------|------|----------|
| DAC STATIC PERFORMANCE                        |                                                            |      |       | L    |          |
| Resolution <sup>1</sup>                       | —                                                          | _    | 10    |      | Bits     |
| Integral Nonlinearity (INL) <sup>2</sup>      | —                                                          |      | 1     | 2    | LSBs     |
| Differential Nonlinearity (DNL) <sup>2</sup>  | —                                                          | _    | 0.6   | 1    | LSBs     |
| Channel-to-channel gain matching <sup>2</sup> | —                                                          | _    | 2     | _    | %        |
| Full scale output voltage <sup>2</sup>        |                                                            | 1.24 | 1.306 | 1.37 | V        |
| DAC DYNAMIC PERFORMANCE                       |                                                            | ·    |       |      |          |
| Spurious Free Dynamic Range (SFDR)            | F <sub>out</sub> = 3.38 MHz<br>F <sub>samp</sub> = 216 MHz | —    | 59    | _    | dBc      |
| Spurious Free Dynamic Range (SFDR)            | F <sub>out</sub> = 9.28 MHz<br>F <sub>samp</sub> = 297 MHz | _    | 54    | —    | dBc      |
| VIDEO PERFORMANCE IN SD MODE <sup>2</sup>     |                                                            | ·    |       |      |          |
| Short Term Jitter (Line to Line)              | —                                                          | —    | 2.5   | _    | ±ns      |
| Long Term Jitter (Field to Field)             | —                                                          | -    | 3.5   | —    | ±ns      |
| Frequency Response                            | 0-4.0 MHz                                                  | -0.1 |       | 0.1  | dB       |
|                                               | 5.75 MHz                                                   | -0.7 | —     | 0    | dB       |
| Luminance Nonlinearity                        | —                                                          | —    | 0.5   | —    | ±%       |
| Differential Gain                             | —                                                          | -    | 0.35  | —    | %        |
| Differential Phase                            | —                                                          | —    | 0.6   | —    | Degrees  |
| Signal-to-Noise Ratio (SNR)                   | Flat field full bandwidth                                  | -    | 75    | —    | dB       |
| Hue Accuracy                                  | —                                                          | -    | 0.8   | —    | ±Degrees |
| Color Saturation Accuracy                     | _                                                          | —    | 1.5   | —    | ±%       |
| Chroma AM Noise                               | —                                                          | —    | -70   | —    | dB       |
| Chroma PM Noise                               | —                                                          | —    | -47   | _    | dB       |
| Chroma Nonlinear Phase                        | _                                                          | _    | 0.5   | _    | ±Degrees |
| Chroma Nonlinear Gain                         | _                                                          | _    | 2.5   | _    | ±%       |
| Chroma/Luma Intermodulation                   | _                                                          | —    | 0.1   | _    | ±%       |
| Chroma/Luma Gain Inequality                   | _                                                          | _    | 1.0   |      | ±%       |

| Parameter                    | Conditions                  | Min  | Тур | Max | Unit |
|------------------------------|-----------------------------|------|-----|-----|------|
| Chroma/Luma Delay Inequality | —                           | —    | 1.0 | —   | ±ns  |
| VIDEO PERFORMANCE IN HD MODE | 2                           | I    | 1   | I.  | I    |
| Luma Frequency Response      | 0-30 MHz                    | -0.2 | —   | 0.2 | dB   |
| Chroma Frequency Response    | 0-15 MHz,<br>YCbCr 422 mode | -0.2 | _   | 0.2 | dB   |
| Luma Nonlinearity            | _                           | —    | 3.2 | —   | %    |
| Chroma Nonlinearity          | _                           | _    | 3.4 | —   | %    |
| Luma Signal-to-Noise Ratio   | 0-30 MHz                    | —    | 62  | —   | dB   |
| Chroma Signal-to-Noise Ratio | 0-15 MHz                    | _    | 72  | —   | dB   |

Table 59. TV Encoder Video Performance Specifications (continued)

<sup>1</sup> Guaranteed by design.

<sup>2</sup> Guaranteed by characterization.

# 4.7.8.8 Asynchronous Interfaces

The following sections describes the types of asynchronous interfaces.

## 4.7.8.8.1 Standard Parallel Interfaces

The IPU has four signal generator machines for asynchronous signal. Each machine generates IPU's internal control levels (0 or 1) by UP and DOWN that are defined in registers. Each asynchronous pin has a dynamic connection with one of the signal generators. This connection is redefined again with a new display access (pixel/component). The IPU can generate control signals according to system 80/68 requirements. The burst length is received as a result from predefined behavior of the internal signal generator machines.

The access to a display is realized by the following:

- CS (IPP\_CS) chip select
- WR (IPP\_PIN\_11) write strobe
- RD (IPP\_PIN\_12) read strobe
- RS (IPP\_PIN\_13) Register select (A0)

Both system 80 and system 68k interfaces are supported for all described modes as depicted in Figure 50, Figure 51, Figure 52, and Figure 53. The timing images correspond to active-low IPP\_CS, WR and RD signals.

Each asynchronous access is defined by an access size parameter. This parameter can be different between different kinds of accesses. This parameter defines a length of windows, when suitable controls of the current access are valid. A pause between two different display accesses can be guaranteed by programing suitable access sizes. There are no minimal/maximal hold/setup times hard defined by DI. Each control signal can be switched at any time during access size.





Single access mode (all control signals are not active for one display interface clock after each display access)

Figure 50. Asynchronous Parallel System 80 Interface (Type 1) Timing Diagram



Single access mode (all control signals are not active for one display interface clock after each display access)

Figure 51. Asynchronous Parallel System 80 Interface (Type 2) Timing Diagram



Single access mode (all control signals are not active for one display interface clock after each display access)

### Figure 52. Asynchronous Parallel System 68k Interface (Type 1) Timing Diagram



Single access mode (all control signals are not active for one display interface clock after each display access)

### Figure 53. Asynchronous Parallel System 68k Interface (Type 2) Timing Diagram

Display operation can be performed with IPP\_WAIT signal. The DI reacts to the incoming IPP\_WAIT signal with 2 DI\_CLK delay. The DI finishes a current access and a next access is postponed until IPP\_WAIT release. Figure 54 shows timing of the parallel interface with IPP\_WAIT control.

**Electrical Characteristics** 



Figure 54. Parallel Interface Timing Diagram—Read Wait States

### 4.7.8.8.2 Asynchronous Parallel Interface Timing Parameters

Figure 55 depicts timing of asynchronous parallel interfaces based on the system 80 and system 68k interfaces. Table 61 shows timing characteristics at display access level. All timing diagrams are based on active low control signals (signals polarity is controlled through the DI\_DISP\_SIG\_POL register).

**Electrical Characteristics** 



Figure 55. Asynchronous Parallel Interface Timing Diagram

| ID    | Parameter                       | Symbol | Value         | Description                                         | Unit |
|-------|---------------------------------|--------|---------------|-----------------------------------------------------|------|
| IP27  | Read system cycle time          | Tcycr  | ACCESS_SIZE_# | predefined value in DI REGISTER                     | ns   |
| IP28a | Address Write system cycle time | Tcycwa | ACCESS_SIZE_# | predefined value in DI REGISTER                     | ns   |
| IP28d | Data Write system cycle time    | Tcycwd | ACCESS_SIZE_# | predefined value in DI REGISTER                     | ns   |
| IP29  | RS start                        | Tdcsrr | UP#           | RS strobe switch, predefined value in DI REGISTER   | ns   |
| IP30  | CS start                        | Tdcsc  | UP#           | CS strobe switch, predefined value in DI REGISTER   | ns   |
| IP31  | CS hold                         | Tdchc  | DOWN#         | CS strobe release, predefined value in DI REGISTER  | —    |
| IP32  | RS hold                         | Tdchrr | DOWN#         | RS strobe release, predefined value in DI REGISTER  | —    |
| IP33  | Read start                      | Tdcsr  | UP#           | read strobe switch, predefined value in DI REGISTER | ns   |

### Table 60. Asynchronous Display Interface Timing Parameters (Pixel Level)

| ID   | Parameter                            | Symbol | Value                         | Description                                                                        | Unit |
|------|--------------------------------------|--------|-------------------------------|------------------------------------------------------------------------------------|------|
| IP34 | Read hold                            | Tdchr  | DOWN#                         | read strobe release signal, predefined value in DI REGISTER                        | ns   |
| IP35 | Write start                          | Tdcsw  | UP#                           | write strobe switch, predefined value in DI REGISTER                               | ns   |
| IP36 | Controls hold time for write         | Tdchw  | DOWN#                         | write strobe release, predefined value in DI REGISTER                              | ns   |
| IP37 | Slave device data delay <sup>1</sup> | Tracc  | Delay of incoming data        | Physical delay of display's data,<br>defined from Read access local<br>start point | ns   |
| IP38 | Slave device data hold time          | Troh   | Hold time of data on the buss | Time that display read data is valid in input bus                                  | ns   |
| IP47 | Read time point                      | Tdrp   | Data sampling point           | Point of input data sampling by DI, predefined in DC Microcode                     | _    |

### Table 60. Asynchronous Display Interface Timing Parameters (Pixel Level) (continued)

<sup>1</sup>This parameter is a requirement to the display connected to the IPU.

### Table 61. Asynchronous Parallel Interface Timing Parameters (Access Level)

| ID   | Parameter                                | Symbol | Min                           | Typ <sup>1</sup>                           | Мах                                                      | Unit |
|------|------------------------------------------|--------|-------------------------------|--------------------------------------------|----------------------------------------------------------|------|
| IP27 | Read system cycle time                   | Tcycr  | Tdicpr – 1.24                 | Tdicpr <sup>2</sup>                        | Tdicpr+1.24                                              | ns   |
| IP28 | Write system cycle time                  | Tcycw  | Tdicpw – 1.24                 | Tdicpw <sup>3</sup>                        | Tdicpw+1.24                                              | ns   |
| IP29 | RS start                                 | Tdcsrr | Tdicurs – 1.24                | Tdicurs                                    | Tdicurs+1.24                                             | ns   |
| IP30 | CS start                                 | Tdcsc  | Tdicucs – 1.24                | Tdicur                                     | Tdicucs+1.24                                             | ns   |
| IP31 | CS hold                                  | Tdchc  | Tdicdcs – Tdicucs – 1.2<br>4  | Tdicdcs <sup>4</sup> –Tdicucs <sup>5</sup> | Tdicdcs – Tdicucs+1.24                                   | ns   |
| IP32 | RS hold                                  | Tdchrr | Tdicdrs – Tdicurs – 1.24      | Tdicdrs <sup>6</sup> –Tdicurs <sup>7</sup> | Tdicdrs – Tdicurs+1.24                                   | ns   |
| IP33 | Controls setup time for read             | Tdcsr  | Tdicur – 1.24                 | Tdicur                                     | Tdicur+1.24                                              | ns   |
| IP34 | Controls hold time for read              | Tdchr  | Tdicdr – Tdicur – 1.24        | Tdicdr <sup>8</sup> –Tdicur <sup>9</sup>   | Tdicdr – Tdicur+1.24                                     | ns   |
| IP35 | Controls setup time for write            | Tdcsw  | Tdicuw – 1.24                 | Tdicuw                                     | Tdicuw+1.24                                              | ns   |
| IP36 | Controls hold time for write             | Tdchw  | Tdicdw – Tdicuw – 1.24        | Tdicpw <sup>10</sup> –Tdicuw <sup>11</sup> | Tdicdw-Tdicuw+1.24                                       | ns   |
| IP37 | Slave device data delay <sup>12</sup>    | Tracc  | 0                             | _                                          | Tdrp <sup>13</sup> – Tlbd <sup>14</sup> –Tdicur–1.<br>24 | ns   |
| IP38 | Slave device data hold time <sup>8</sup> | Troh   | Tdrp – Tlbd – Tdicdr+1.<br>24 | —                                          | Tdicpr – Tdicdr – 1.24                                   | ns   |

Table 61. Asynchronous Parallel Interface Timing Parameters (Access Level) (continued)

| ID   | Parameter                  | Symbol | Min         | Тур <sup>1</sup> | Мах       | Unit |
|------|----------------------------|--------|-------------|------------------|-----------|------|
| IP39 | Setup time for wait signal | Tswait | —           | —                | _         | —    |
| IP47 | Read time point            | Tdrp   | Tdrp – 1.24 | Tdrp             | Tdrp+1.24 | ns   |

<sup>1</sup>The exact conditions have not been finalized, but will likely match the current customer requirement for their specific display. These conditions may be chip specific.

<sup>2</sup>Display period value for read

ACCESS\_SIZE is predefined in REGISTER.

<sup>3</sup>Display period value for write

$$Tdicpw = T_{DI\_CLK \times ceil} \left[ \frac{DI\_ACCESS\_SIZE\_\#}{DI\_CLK\_PERIOD} \right]$$

ACCESS\_SIZE is predefined in REGISTER. <sup>4</sup>Display control down for CS

$$Tdicdcs = \frac{1}{2} \left( T_{DI\_CLK} \times ceil \left[ \frac{2 \times DISP\_DOWN\_\#}{DI\_CLK\_PERIOD} \right] \right)$$

DISP\_DOWN is predefined in REGISTER. <sup>5</sup>Display control up for CS

$$Tdicucs = \frac{1}{2} \left( T_{DI\_CLK} \times ceil \left[ \frac{2 \times DISP\_UP\_\#}{DI\_CLK\_PERIOD} \right] \right)$$

DISP\_UP is predefined in REGISTER. <sup>6</sup>Display control down for RS

$$Tdicdrs = \frac{1}{2} \left( T_{DI\_CLK} \times ceil \left[ \frac{2 \times DISP\_DOWN\_\#}{DI\_CLK\_PERIOD} \right] \right)$$

DISP\_DOWN is predefined in REGISTER. <sup>7</sup>Display control up for RS

$$Tdicurs = \frac{1}{2} \left( T_{DI\_CLK} \times ceil \left[ \frac{2 \times DISP\_UP\_\#}{DI\_CLK\_PERIOD} \right] \right)$$

DISP\_UP is predefined in REGISTER. <sup>8</sup>Display control down for read

$$Tdicdr = \frac{1}{2} \left( T_{DI\_CLK} \times ceil \left[ \frac{2 \times DISP\_DOWN\_\#}{DI\_CLK\_PERIOD} \right] \right)$$

DISP\_DOWN is predefined in REGISTER.

<sup>9</sup>Display control up for read

$$Tdicur = \frac{1}{2} \left( T_{DI\_CLK} \times ceil \left[ \frac{2 \times DISP\_UP\_\#}{DI\_CLK\_PERIOD} \right] \right)$$

DISP\_UP is predefined in REGISTER.

<sup>10</sup>Display control down for read

$$Tdicdrw = \frac{1}{2} \left( T_{DI\_CLK} \times ceil \left[ \frac{2 \times DISP\_DOWN\_\#}{DI\_CLK\_PERIOD} \right] \right)$$

DISP\_DOWN is predefined in REGISTER.

<sup>11</sup>Display control up for write

$$Tdicuw = \frac{1}{2} \left( T_{\text{DI}\_\text{CLK}} \times \text{ceil} \left[ \frac{2 \times \text{DISP}\_\text{UP}\_\#}{\text{DI}\_\text{CLK}\_\text{PERIOD}} \right] \right)$$

DISP\_UP is predefined in REGISTER.

<sup>12</sup>This parameter is a requirement to the display connected to the IPU.

13Data read point

$$Tdrp = T_{DI\_CLK} \times ceil \left[ \frac{DISP\#\_READ\_EN}{DI\_CLK\_PERIOD} \right]$$

Note: DISP#\_READ\_EN—operand of DC's MICROCDE READ command to sample incoming data.

<sup>14</sup>Loop back delay Tlbd is the cumulative propagation delay of read controls and read data. It includes an IPU output delay, a chip-level output delay, board delays, a chip-level input delay, an IPU input delay. This value is chip specific.

### 4.7.8.9 Standard Serial Interfaces

The IPU supports the following types of asynchronous serial interfaces:

- 1. 3-wire (with bidirectional data line).
- 2. 4-wire (with separate data input and output lines).
- 3. 5-wire type 1 (with sampling RS by the serial clock).
- 4. 5-wire type 2 (with sampling RS by the chip select signal).

The IPU has four independent outputs and one input. The port can be configured to provide 3, 4, or 5-wire interfaces.

Figure 56 depicts the timing diagram of the 3-wire serial interface. The timing diagrams correspond to active-low IPP#\_CS signal and the straight polarity of the IPP\_CLK signal.

For this interface, a bidirectional data line is used outside the chip. The IPU still uses separate input and output data lines (IPP\_IND\_DISPB\_SD\_D and IPP\_DO\_DISPB\_SD\_D). The I/O mux should provide joining the internal data lines to the bidirectional external line according to the IPP\_OBE\_DISPB\_SD\_D signal provided by the IPU.



Figure 56. 3-Wire Serial Interface Timing Diagram

Figure 57 depicts timing diagram of the 4-wire serial interface. For this interface, there are separate input and output data lines both inside and outside the chip.



Figure 57. 4-Wire Serial Interface Timing Diagram

Figure 58 depicts timing of the 5-wire serial interface. For this interface, a separate RS line is added.



Figure 58. 5-Wire Serial Interface Timing Diagram

### 4.7.8.9.1 Asynchronous Serial Interface Timing Parameters

Figure 59 depicts timing of the serial interface. Table 62 shows timing characteristics at display access level.





| Table 62. Asynchronous Serial Interface T | Timing Characteristics (Access Level) |
|-------------------------------------------|---------------------------------------|
|-------------------------------------------|---------------------------------------|

| ID   | Parameter                   | Symbol | Min                           | Typ <sup>1</sup>                         | Мах                           | Unit |
|------|-----------------------------|--------|-------------------------------|------------------------------------------|-------------------------------|------|
| IP48 | Read system cycle time      | Tcycr  | Tdicpr-1.24                   | Tdicpr <sup>2</sup>                      | Tdicpr+1.24                   | ns   |
| IP49 | Write system cycle time     | Tcycw  | Tdicpw-1.24                   | Tdicpw <sup>3</sup>                      | Tdicpw+1.24                   | ns   |
| IP50 | Read clock low pulse width  | Trl    | Tdicdr-Tdicur-1.24            | Tdicdr <sup>4</sup> –Tdicur <sup>5</sup> | Tdicdr-Tdicur+1.24            | ns   |
| IP51 | Read clock high pulse width | Trh    | Tdicpr–Tdicdr+Tdicur–<br>1.24 | Tdicpr–Tdicdr+<br>Tdicur                 | Tdicpr–Tdicdr+Tdicur+<br>1.24 | ns   |

| ID   | Parameter                                | Symbol  | Min                                | Typ <sup>1</sup>            | Мах                                                          | Unit |
|------|------------------------------------------|---------|------------------------------------|-----------------------------|--------------------------------------------------------------|------|
| IP52 | Write clock low pulse width              | Twl     | Tdicdw – Tdicuw – 1.24             | Tdicdw <sup>6</sup> –Tdicuw | Tdicdw - Tdicuw+1.24                                         | ns   |
| IP53 | Write clock high pulse width             | Twh     | Tdicpw – Tdicdw +<br>Tdicuw – 1.24 | Tdicpw-Tdicdw+<br>Tdicuw    | Tdicpw – Tdicdw+<br>Tdicuw+1.24                              | ns   |
| IP54 | Controls setup time for read             | Tdcsr   | Tdicur-1.24                        | Tdicur                      | —                                                            | ns   |
| IP55 | Controls hold time for read              | Tdchr   | Tdicpr – Tdicdr – 1.24             | Tdicpr – Tdicdr             | —                                                            | ns   |
| IP56 | Controls setup time for write            | Tdcsw   | Tdicuw – 1.24                      | Tdicuw                      | —                                                            | ns   |
| IP57 | Controls hold time for write             | Tdchw   | Tdicpw – Tdicdw – 1.24             | Tdicpw–Tdicdw               | _                                                            | ns   |
| IP58 | Slave device data delay <sup>8</sup>     | Tracc   | 0                                  | _                           | Tdrp <sup>9</sup> – Tlbd <sup>10</sup> – Tdicur<br>–<br>1.24 | ns   |
| IP59 | Slave device data hold time <sup>8</sup> | Troh    | Tdrp – Tlbd – Tdicdr+1.24          | _                           | Tdicpr – Tdicdr – 1.24                                       | ns   |
| IP60 | Write data setup time                    | Tds     | Tdicdw – 1.24                      | Tdicdw                      |                                                              | ns   |
| IP61 | Write data hold time                     | Tdh     | Tdicpw – Tdicdw – 1.24             | Tdicpw – Tdicdw             |                                                              | ns   |
| IP62 | Read period                              | Tdicpr  | Tdicpr – 1.24                      | Tdicpr                      | Tdicpr+1.24                                                  | ns   |
| IP63 | Write period                             | Tdicpw  | Tdicpw – 1.24                      | Tdicpw                      | Tdicpw+1.24                                                  | ns   |
| IP64 | Read down time                           | Tdicdr  | Tdicdr – 1.24                      | Tdicdr                      | Tdicdr+1.24                                                  | ns   |
| IP65 | Read up time                             | Tdicur  | Tdicur – 1.24                      | Tdicur                      | Tdicur+1.24                                                  | ns   |
| IP66 | Write down time                          | Tdicdw  | Tdicdw – 1.24                      | Tdicdw                      | Tdicdw+1.24                                                  | ns   |
| IP67 | Write up time                            | Tdicuw  | Tdicuw – 1.24                      | Tdicuw                      | Tdicuw+1.24                                                  | ns   |
| IP68 | Read time point                          | Tdrp    | Tdrp – 1.24                        | Tdrp                        | Tdrp+1.24                                                    | ns   |
| IP69 | Clock offset <sup>11</sup>               | Toclk   | Toclk – 1.24                       | Toclk                       | Toclk+1.24                                                   | ns   |
| IP70 | RS up time <sup>12</sup>                 | Tdicurs | Tdicurs- 1.24                      | Tdicurs                     | Tdicurs+1.24                                                 | ns   |
| IP71 | RS down time <sup>13</sup>               | Tdicdrs | Tdicdrs – 1.24                     | Tdicdrs                     | Tdicdrs+1.24                                                 | ns   |
| IP72 | CS up time <sup>14</sup>                 | Tdicucs | Tdicucs – 1.24                     | Tdicucs                     | Tdicucs+1.24                                                 | ns   |
| IP73 | CS down time <sup>15</sup>               | Tdicdcs | Tdicdcs – 1.24                     | Tdicdcs                     | Tdicdcs+1.24                                                 | ns   |

### Table 62. Asynchronous Serial Interface Timing Characteristics (Access Level) (continued)

<sup>1</sup>The exact conditions have not been finalized, but will likely match the current customer requirement for their specific display. These conditions may be chip specific.

<sup>2</sup>Display interface clock period value for read

$$Tdicpr = T_{DI\_CLK} \times ceil \left[ \frac{DISP\#\_IF\_CLK\_PER\_RD}{DI\_CLK\_PERIOD} \right]$$

<sup>3</sup>Display interface clock period value for write

$$Tdicpw = T_{DI\_CLK} \times ceil \left[\frac{DISP\#\_IF\_CLK\_PER\_WR}{DI\_CLK\_PERIOD}\right]$$
<sup>4</sup>Display interface clock down time for read

$$Tdicdr = \frac{1}{2} \left( T_{DI\_CLK} \times ceil \left[ \frac{2 \times DISP\_DOWN\_\#}{DI\_CLK\_PERIOD} \right] \right)$$

<sup>5</sup>Display interface clock up time for read

$$Tdicur = \frac{1}{2} \left( T_{DI\_CLK} \times ceil \left[ \frac{2 \times DISP\_UP\_\#}{DI\_CLK\_PERIOD} \right] \right)$$

<sup>6</sup>Display interface clock down time for write

$$Tdicdw = \frac{1}{2} \left( T_{DI\_CLK} \times ceil \left[ \frac{2 \times DISP\_DOWN\_\#}{DI\_CLK\_PERIOD} \right] \right)$$

<sup>7</sup>Display interface clock up time for write

$$Tdicuw = \frac{1}{2} \left( T_{DI\_CLK} \times ceil \left[ \frac{2 \times DISP\_UP\_\#}{DI\_CLK\_PERIOD} \right] \right)$$

<sup>8</sup>This parameter is a requirement to the display connected to the IPU. <sup>9</sup>Data read point

$$Tdrp = T_{DI\_CLK} \times ceil \left[ \frac{DISP\_READ\_EN}{DI\_CLK\_PERIOD} \right]$$

DISP\_RD\_EN is predefined in REGISTER.

<sup>10</sup>Loop back delay Tlbd is the cumulative propagation delay of read controls and read data. It includes an IPU output delay, a chip-level output delay, board delays, a chip-level input delay, an IPU input delay. This value is chip specific.
<sup>11</sup>Display interface clock offset value

$$Toclk = T_{DI_CLK} \times ceil \left[ \frac{DISP_CLK_OFFSET}{DI_CLK_PERIOD} \right]$$

CLK\_OFFSET is predefined in REGISTER. <sup>12</sup>Display RS up time

$$Tdicurs = T_{DI\_CLK} \times ceil \left[ \frac{DISP\_RS\_UP\_\#}{DI\_CLK\_PERIOD} \right]$$

DISP\_RS\_UP is predefined in REGISTER. <sup>13</sup>Display RS down time

$$Tdicdrs = T_{DI\_CLK} \times ceil \left[ \frac{DISP\_RS\_DOWN\_\#}{DI\_CLK\_PERIOD} \right]$$

DISP\_RS\_DOWN is predefined in REGISTER. <sup>14</sup>Display RS up time

$$Tdicucs = T_{DI\_CLK} \times ceil \left[ \frac{DISP\_CS\_UP\_\#}{DI\_CLK\_PERIOD} \right]$$

DISP\_CS\_UP is predefined in REGISTER.

<sup>15</sup>Display RS down time

 $Tdicdcs = (T_{DI\_CLK} \times ceil) \left[ \frac{DISP\_CS\_DOWN\_\#}{DI\_CLK\_PERIOD} \right]$ 

DISP\_CS\_DOWN is predefined in REGISTER.

# 4.7.9 LVDS Display Bridge (LDB) Module Parameters

The LVDS interface complies with TIA/EIA 644-A standard. For more details, see TIA/EIA STANDARD 644-A, "Electrical Characteristics of Low Voltage Differential Signaling (LVDS) Interface Circuits".

## 4.7.10 One-Wire (OWIRE) Timing Parameters

Figure 60 depicts the RPP timing, and Table 63 lists the RPP timing parameters.



Figure 60. Reset and Presence Pulses (RPP) Timing Diagram

| ID  | Parameters                                  | Symbol            | Min | Тур | Мах | Unit |
|-----|---------------------------------------------|-------------------|-----|-----|-----|------|
| OW1 | Reset Time Low                              | t <sub>RSTL</sub> | 480 | 511 | 1   | μs   |
| OW2 | Presence Detect High                        | t <sub>PDH</sub>  | 15  | _   | 60  | μs   |
| OW3 | Presence Detect Low                         | t <sub>PDL</sub>  | 60  | _   | 240 | μs   |
| OW4 | Reset Time High<br>(includes recovery time) | t <sub>RSTH</sub> | 480 | 512 | _   | μs   |

<sup>1</sup> In order not to mask signaling by other devices on the 1-Wire bus,  $t_{RSTL} + t_R$  should always be less than 960 µs.

Figure 61 depicts Write 0 Sequence timing, and Table 64 lists the timing parameters.





| ID  | Parameter              | Symbol            | Min | Тур | Max | Unit |
|-----|------------------------|-------------------|-----|-----|-----|------|
| OW5 | Write 0 Low Time       | t <sub>LOW0</sub> | 60  | 100 | 120 | μs   |
| OW6 | Transmission Time Slot | t <sub>SLOT</sub> | OW5 | 117 | 120 | μs   |
|     | Recovery time          |                   | 1   | _   |     | μs   |

Table 64. WR0 Sequence Timing Parameters

Figure 62 depicts Write 1 Sequence timing, Figure 63 depicts the Read Sequence timing, and Table 65 lists the timing parameters.



Figure 62. Write 1 Sequence Timing Diagram



Figure 63. Read Sequence Timing Diagram

| Table 65 | . WR1 | /RD | Timing | Parameters |
|----------|-------|-----|--------|------------|
|----------|-------|-----|--------|------------|

| ID   | Parameter              | Symbol            | Min | Тур | Мах | Unit |
|------|------------------------|-------------------|-----|-----|-----|------|
| OW7  | Write 1 Low Time       | t <sub>LOW1</sub> | 1   | 5   | 15  | μs   |
| OW8  | Transmission Time Slot | t <sub>SLOT</sub> | 60  | 117 | 120 | μs   |
|      | Read Data Setup        | t <sub>SU</sub>   | —   | _   | 1   | μs   |
| OW9  | Read Low Time          | t <sub>LOWR</sub> | 1   | 5   | 15  | μs   |
| OW10 | Read Data Valid        | t <sub>RDV</sub>  | —   | 15  | —   | μs   |
| OW11 | V11 Release Time       |                   | 0   | _   | 45  | μs   |

# 4.7.11 Pulse Width Modulator (PWM) Timing Parameters

This section describes the electrical information of the PWM. The PWM can be programmed to select one of three clock signals as its source frequency. The selected clock signal is passed through a prescaler before being input to the counter. The output is available at the pulse-width modulator output (PWMO) external pin.

Figure 64 depicts the timing of the PWM, and Table 66 lists the PWM timing parameters.



Figure 64. PWM Timing

Table 66. PWM Output Timing Parameter

| Ref. No. | Parameter                         | Min   | Мах     | Unit |
|----------|-----------------------------------|-------|---------|------|
| 1        | System CLK frequency <sup>1</sup> | 0     | ipg_clk | MHz  |
| 2a       | Clock high time                   | 12.29 | _       | ns   |
| 2b       | Clock low time                    | 9.91  | _       | ns   |
| За       | Clock fall time                   | _     | 0.5     | ns   |
| 3b       | Clock rise time                   | —     | 0.5     | ns   |
| 4a       | Output delay time                 | _     | 9.37    | ns   |
| 4b       | Output setup time                 | 8.71  | —       | ns   |

<sup>1</sup> CL of PWMO = 30 pF

# 4.7.12 PATA Timing Parameters

This section describes the timing parameters of the Parallel ATA module which are compliant with ATA/ATAPI-6 specification.

Parallel ATA module can work on PIO/Multi-Word DMA/Ultra DMA transfer modes. Each transfer mode has different data transfer rate, Ultra DMA mode 4 data transfer rate is up to 100MB/s. Parallel ATA module interface consist of a total of 29 pins. Some pins act on different function in different transfer mode. There are different requirements of timing relationships among the function pins conform with ATA/ATAPI-6 specification and these requirements are configurable by the ATA module registers.

Table 67 and Figure 65 define the AC characteristics of all the PATA interface signals in all data transfer modes.

ATA Interface Signals



Figure 65. PATA Interface Signals Timing Diagram

| Table 67. | AC | <b>Characteristics</b> | of | All | <b>Interface Signals</b> |
|-----------|----|------------------------|----|-----|--------------------------|
|-----------|----|------------------------|----|-----|--------------------------|

| ID  | Parameter                                                           | Symbol            | Min | Max  | Unit |
|-----|---------------------------------------------------------------------|-------------------|-----|------|------|
| SI1 | Rising edge slew rate for any signal on ATA interface <sup>1</sup>  | S <sub>rise</sub> | _   | 1.25 | V/ns |
| SI2 | Falling edge slew rate for any signal on ATA interface <sup>1</sup> | S <sub>fall</sub> | _   | 1.25 | V/ns |
| SI3 | Host interface signal capacitance at the host connector             | C <sub>host</sub> | _   | 20   | pF   |

<sup>1</sup> SRISE and SFALL shall meet this requirement when measured at the sender's connector from 10–90% of full signal amplitude with all capacitive loads from 15–40 pF where all signals have the same capacitive load value.

The user must use level shifters for 5.0 V compatibility on the ATA interface. The i.MX53xD PATA interface is 3.3 V compatible.

The use of bus buffers introduces delay on the bus and skew between signal lines. These factors make it difficult to operate the bus at the highest speed (UDMA-5) when bus buffers are used. If fast UDMA mode operation is needed, this may not be compatible with bus buffers.

Another area of attention is the slew rate limit imposed by the ATA specification on the ATA bus. According to this limit, any signal driven on the bus should have a slew rate between 0.4 and 1.2 V/ns with a 40 pF load. Not many vendors of bus buffers specify slew rate of the outgoing signals.

When bus buffers are used, the ata\_data bus buffer is special. This is a bidirectional bus buffer, so a direction control signal is needed. This direction control signal is ata\_buffer\_en. When its high, the bus should drive from host to device. When its low, the bus should drive from device to host. Steering of the signal is such that contention on the host and device tri-state busses is always avoided.

In the timing equations, some timing parameters are used. These parameters depend on the implementation of the i.MX53xD PATA interface on silicon, the bus buffer used, the cable delay and cable skew. Table 68 shows ATA timing parameters.

| Name    | Description                                                                                                                                                                                  | Value/<br>Contributing Factor <sup>1</sup>               |
|---------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------|
| Т       | Bus clock period (AHB_CLK_ROOT)                                                                                                                                                              | Peripheral clock frequency<br>(7.5 ns for 133 MHz clock) |
| ti_ds   | Set-up time ata_data to ata_iordy edge (UDMA-in only)<br>UDMA0<br>UDMA1<br>UDMA2, UDMA3<br>UDMA4<br>UDMA5                                                                                    | 15 ns<br>10 ns<br>7 ns<br>5 ns<br>4 ns                   |
| ti_dh   | Hold time ata_iordy edge to ata_data (UDMA-in only)<br>UDMA0, UDMA1, UDMA2, UDMA3, UDMA4<br>UDMA5                                                                                            | 5.0 ns<br>4.6 ns                                         |
| tco     | Propagation delay bus clock L-to-H to<br>ata_cs0, ata_cs1, ata_da2, ata_da1, ata_da0, ata_dior, ata_diow, ata_dmack,<br>ata_data, ata_buffer_en                                              | 12.0 ns                                                  |
| tsu     | Set-up time ata_data to bus clock L-to-H                                                                                                                                                     | 8.5 ns                                                   |
| tsui    | Set-up time ata_iordy to bus clock H-to-L                                                                                                                                                    | 8.5 ns                                                   |
| thi     | Hold time ata_iordy to bus clock H to L                                                                                                                                                      | 2.5 ns                                                   |
| tskew1  | Max difference in propagation delay bus clock L-to-H to any of following signals ata_cs0, ata_cs1, ata_da2, ata_da1, ata_da0, ata_dior, ata_diow, ata_dmack, ata_data (write), ata_buffer_en | 7 ns                                                     |
| tskew2  | Max difference in buffer propagation delay for any of following signals:<br>ata_cs0, ata_cs1, ata_da2, ata_da1, ata_da0, ata_dior, ata_diow, ata_dmack,<br>ata_data (write), ata_buffer_en   | Transceiver                                              |
| tskew3  | Max difference in buffer propagation delay for any of following signals ata_iordy, ata_data (read)                                                                                           | Transceiver                                              |
| tbuf    | Max buffer propagation delay                                                                                                                                                                 | Transceiver                                              |
| tcable1 | Cable propagation delay for ata_data                                                                                                                                                         | Cable                                                    |
| tcable2 | Cable propagation delay for control signals ata_dior, ata_diow, ata_iordy, ata_dmack                                                                                                         | Cable                                                    |
| tskew4  | Max difference in cable propagation delay between ata_iordy and ata_data (read)                                                                                                              | Cable                                                    |
| tskew5  | Max difference in cable propagation delay between (ata_dior, ata_diow, ata_dmack) and ata_cs0, ata_cs1, ata_da2, ata_da1, ata_da0, ata_data(write)                                           | Cable                                                    |
| tskew6  | Max difference in cable propagation delay without accounting for ground bounce                                                                                                               | Cable                                                    |

### Table 68. PATA Timing Parameters

<sup>1</sup> Values provided where applicable.

# 4.7.12.1 PIO Mode Read Timing

Figure 66 shows timing for PIO read. Table 69 lists the timing parameters for PIO read.



Figure 66. PIO Read Timing Diagram

| Table 69. PIO Read | d Timing Parameters | 5 |
|--------------------|---------------------|---|
|--------------------|---------------------|---|

| ATA<br>Parameter | Parameter from Figure 66 | Value                                                                                                                                               | Controlling<br>Variable      |
|------------------|--------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------|
| t1               | t1                       | t1(min) = time_1 * T – (tskew1 + tskew2 + tskew5)                                                                                                   | time_1                       |
| t2 (read)        | t2r                      | t2(min) = time_2r * T – (tskew1 + tskew2 + tskew5)                                                                                                  | time_2r                      |
| t9               | t9                       | t9(min) = time_9 * T – (tskew1 + tskew2 + tskew6)                                                                                                   | time_9                       |
| t5               | t5                       | t5(min) = tco + tsu + tbuf + tbuf+ tcable1 + tcable2                                                                                                | time_2 (affects tsu and tco) |
| t6               | t6                       | 0                                                                                                                                                   | —                            |
| tA               | tA                       | $tA(min) = (1.5 + time_ax) * T - (tco + tsui + tcable2 + tcable2 + 2*tbuf)$                                                                         | time_ax                      |
| trd              | trd1                     | trd1(max) = (-trd)+ (tskew3 + tskew4)<br>trd1(min) = (time_pio_rdx - 0.5)*T - (tsu + thi)<br>(time_pio_rdx - 0.5) * T > tsu + thi + tskew3 + tskew4 | time_pio_rdx                 |
| tO               | —                        | t0(min) = (time_1 + time_2r+ time_9) * T                                                                                                            | time_1, time_2r, time_9      |

Figure 67 shows timing for PIO write. Table 70 lists the timing parameters for PIO write.



Figure 67. Multi-word DMA (MDMA) Timing

| Table 70 | PIO | Write | Timing | Parameters |
|----------|-----|-------|--------|------------|
|----------|-----|-------|--------|------------|

| ATA<br>Paramete<br>r | Parameter<br>from Figure 67 | Value                                                                     | Controlling<br>Variable         |
|----------------------|-----------------------------|---------------------------------------------------------------------------|---------------------------------|
| t1                   | t1                          | t1(min) = time_1 * T – (tskew1 + tskew2 + tskew5)                         | time_1                          |
| t2 (write)           | t2w                         | t2(min) = time_2w * T - (tskew1 + tskew2 + tskew5)                        | time_2w                         |
| t9                   | t9                          | t9(min) = time_9 * T - (tskew1 + tskew2 + tskew6)                         | time_9                          |
| t3                   |                             | t3(min) = (time_2w - time_on)* T - (tskew1 + tskew2 +tskew5)              | If not met, increase<br>time_2w |
| t4                   | t4                          | t4(min) = time_4 * T - tskew1                                             | time_4                          |
| tA                   | tA                          | $tA = (1.5 + time_ax) * T - (tco + tsui + tcable2 + tcable2 + 2*tbuf)$    | time_ax                         |
| tO                   | —                           | t0(min) = (time_1 + time_2 + time_9) * T                                  | time_1, time_2r,<br>time_9      |
| —                    | —                           | Avoid bus contention when switching buffer on by making ton long enough   | —                               |
|                      | —                           | Avoid bus contention when switching buffer off by making toff long enough | —                               |

Figure 68 shows timing for MDMA read, Figure 69 shows timing for MDMA write, and Table 71 lists the timing parameters for MDMA read and write.



Figure 68. MDMA Read Timing Diagram



Figure 69. MDMA Write Timing Diagram

| ATA<br>Parameter | Parameter from<br>Figure 68 (Read),<br>Figure 69 (Write) | Value                                                                                            | Controlling<br>Variable        |
|------------------|----------------------------------------------------------|--------------------------------------------------------------------------------------------------|--------------------------------|
| tm, ti           | tm                                                       | tm(min) = ti(min) = time_m * T – (tskew1 + tskew2 + tskew5)                                      | time_m                         |
| td               | td, td1                                                  | td1(min) = td(min) = time_d * T – (tskew1 + tskew2 + tskew6)                                     | time_d                         |
| tk               | tk <sup>1</sup>                                          | tk(min) = time_k * T – (tskew1 + tskew2 + tskew6)                                                | time_k                         |
| tO               | _                                                        | t0(min) = (time_d + time_k) * T                                                                  | time_d, time_k                 |
| tg(read)         | tgr                                                      | tgr(min-read) = tco + tsu + tbuf + tbuf + tcable1 + tcable2<br>tgr(min-drive) = td - te(drive)   | time_d                         |
| tf(read)         | tfr                                                      | tfr(min) = 5 ns                                                                                  | —                              |
| tg(write)        | _                                                        | tg(min-write) = time_d * T – (tskew1 + tskew2 + tskew5)                                          | time_d                         |
| tf(write)        | _                                                        | tf(min-write) = time_k * T – (tskew1 + tskew2 + tskew6)                                          | time_k                         |
| tL               |                                                          | tL (max) = (time_d + time_k - 2) $\times$ T - (tsu + tco + 2 $\times$ tbuf + 2 $\times$ tcable2) | time_d,<br>time_k <sup>2</sup> |

Table 71. MDMA Read and Write Timing Parameters

| ATA<br>Parameter | Parameter from<br>Figure 68 (Read),<br>Figure 69 (Write) | Value                                                                    | Controlling<br>Variable |
|------------------|----------------------------------------------------------|--------------------------------------------------------------------------|-------------------------|
| tn, tj           | tkjn                                                     | tn= tj= tkjn = time_jn * T – (tskew1 + tskew2 + tskew6)                  | time_jn                 |
| _                |                                                          | ton = time_on $\times$ T - tskew1<br>toff = time_off $\times$ T - tskew1 | —                       |

Table 71. MDMA Read and Write Timing Parameters (continued)

<sup>1</sup> tk1 in the MDMA figures (Figure 68 and Figure 69) equals  $(tk - 2^{*}T)$ .

<sup>2</sup> tk1 in the MDMA figures equals (tk –  $2^{*}$ T).

# 4.7.12.2 Ultra DMA (UDMA) Input Timing

Figure 70 shows timing when the UDMA in transfer starts, Figure 71 shows timing when the UDMA in host terminates transfer, Figure 72 shows timing when the UDMA in device terminates transfer, and Table 72 lists the timing parameters for UDMA in burst.



Figure 70. UDMA in Transfer Starts Timing Diagram



Figure 71. UDMA in Host Terminates Transfer Timing Diagram



Figure 72. UDMA in Device Terminates Transfer Timing Diagram

| Table 72 | . UDMA in | Burst | Timing | Parameters |
|----------|-----------|-------|--------|------------|
|----------|-----------|-------|--------|------------|

| ATA<br>Parameter | Parameter<br>from<br>Figure 70,<br>Figure 71,<br>Figure 72 | Description                                                                                                      | Controlling Variable |
|------------------|------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------|----------------------|
| tack             | tack                                                       | tack (min) = (time_ack $\times$ T) – (tskew1 + tskew2)                                                           | time_ack             |
| tenv             | tenv                                                       | tenv (min) = (time_env $\times$ T) – (tskew1 + tskew2)<br>tenv (max) = (time_env $\times$ T) + (tskew1 + tskew2) | time_env             |
| tds              | tds1                                                       | tds – (tskew3) – ti_ds > 0                                                                                       | tskew3, ti_ds, ti_dh |
| tdh              | tdh1                                                       | tdh – (tskew3) – ti_dh > 0                                                                                       | should be low enough |

| ATA<br>Parameter | Parameter<br>from<br>Figure 70,<br>Figure 71,<br>Figure 72 | Description                                                                               | Controlling Variable |
|------------------|------------------------------------------------------------|-------------------------------------------------------------------------------------------|----------------------|
| tcyc             | tc1                                                        | (tcyc – tskew) > T                                                                        | T big enough         |
| trp              | trp                                                        | trp (min) = time_rp $\times$ T – (tskew1 + tskew2 + tskew6)                               | time_rp              |
| —                | tx1 <sup>1</sup>                                           | $(time_rp \times T) - (tco + tsu + 3T + 2 \times tbuf + 2 \times tcable2) > trfs (drive)$ | time_rp              |
| tmli             | tmli1                                                      | tmli1 (min) = (time_mlix + 0.4) $\times$ T                                                | time_mlix            |
| tzah             | tzah                                                       | tzah (min) = (time_zah + 0.4) $\times$ T                                                  | time_zah             |
| tdzfs            | tdzfs                                                      | $tdzfs = (time_dzfs \times T) - (tskew1 + tskew2)$                                        | time_dzfs            |
| tcvh             | tcvh                                                       | $tcvh = (time_cvh \times T) - (tskew1 + tskew2)$                                          | time_cvh             |
| —                | ton<br>toff <sup>2</sup>                                   | ton = time_on $\times$ T - tskew1<br>toff = time_off $\times$ T - tskew1                  | _                    |

Table 72. UDMA in Burst Timing Parameters (continued)

<sup>1</sup> There is a special timing requirement in the ATA host that requires the internal DIOW to go only high 3 clocks after the last active edge on the DSTROBE signal. The equation given on this line tries to capture this constraint.

<sup>2</sup> Make ton and toff big enough to avoid bus contention.

# 4.7.12.3 UDMA Output Timing

Figure 73 shows timing when the UDMA out transfer starts, Figure 74 shows timing when the UDMA out host terminates transfer, Figure 75 shows timing when the UDMA out device terminates transfer, and Table 73 lists the timing parameters for UDMA out burst.



Figure 73. UDMA Out Transfer Starts Timing Diagram









| ATA<br>Parameter | Parameter<br>from<br>Figure 73,<br>Figure 74,<br>Figure 75 | Value                                                                                                            | Controlling<br>Variable |
|------------------|------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------|-------------------------|
| tack             | tack                                                       | tack (min) = (time_ack $\times$ T) – (tskew1 + tskew2)                                                           | time_ack                |
| tenv             | tenv                                                       | tenv (min) = (time_env $\times$ T) – (tskew1 + tskew2)<br>tenv (max) = (time_env $\times$ T) + (tskew1 + tskew2) | time_env                |
| tdvs             | tdvs                                                       | $tdvs = (time_dvs \times T) - (tskew1 + tskew2)$                                                                 | time_dvs                |
| tdvh             | tdvh                                                       | $tdvs = (time_dvh \times T) - (tskew1 + tskew2)$                                                                 | time_dvh                |
| tcyc             | tcyc                                                       | $tcyc = time_cyc \times T - (tskew1 + tskew2)$                                                                   | time_cyc                |
| t2cyc            | —                                                          | t2cyc = time_cyc $\times$ 2 $\times$ T                                                                           | time_cyc                |

| ATA<br>Parameter | Parameter<br>from<br>Figure 73,<br>Figure 74,<br>Figure 75 | Value                                                                    | Controlling<br>Variable |
|------------------|------------------------------------------------------------|--------------------------------------------------------------------------|-------------------------|
| trfs1            | trfs                                                       | $trfs = 1.6 \times T + tsui + tco + tbuf + tbuf$                         | —                       |
| —                | tdzfs                                                      | $tdzfs = time_dzfs \times T - (tskew1)$                                  | time_dzfs               |
| tss              | tss                                                        | $tss = time_ss \times T - (tskew1 + tskew2)$                             | time_ss                 |
| tmli             | tdzfs_mli                                                  | tdzfs_mli =max (time_dzfs, time_mli) $\times$ T – (tskew1 + tskew2)      | —                       |
| tli              | tli1                                                       | tli1 > 0                                                                 | —                       |
| tli              | tli2                                                       | tli2 > 0                                                                 | —                       |
| tli              | tli3                                                       | tli3 > 0                                                                 | —                       |
| tcvh             | tcvh                                                       | $tcvh = (time_cvh \times T) - (tskew1 + tskew2)$                         | time_cvh                |
| —                | ton<br>toff                                                | $ton = time_on \times T - tskew1$<br>toff = time_off $\times T - tskew1$ | _                       |

Table 73. UDMA Out Burst Timing Parameters (continued)

# 4.7.13 SATA PHY Parameters

This section describes SATA PHY electrical specifications.

## 4.7.13.1 Reference Clock Electrical and Jitter Specifications

The refclk signal is differential and supports frequencies of 25 MHz or 50-156.25 MHz (100 MHz and 125 MHz are common frequencies). The frequency is pin-selectable (for more information about the signal, see "Per-Transceiver Control and Status Signals" in the SATA PHY chapter in the Reference Manual).

Table 74 provides the SATA PHY reference clock specifications.

Table 74. Reference Clock Specifications

| Parameters                                       | Test Conditions                                                 | Min | Max    | Unit   |
|--------------------------------------------------|-----------------------------------------------------------------|-----|--------|--------|
| Differential peak voltage (typically 0.71 V)     | —                                                               | 350 | 850    | mV     |
| Common mode voltage<br>(refclk_p + refclk_m) / 2 | _                                                               | 175 | 2,000  | mV     |
| Total phase jitter                               | For information about total phase jitter, see following section | _   | 3      | ps RMS |
| Minimum/maximum duty cycle                       | -                                                               | 40  | 60     | % UI   |
| Frequency range                                  | -                                                               | 25  | 156.25 | MHz    |

## 4.7.13.1.1 Reference Clock Jitter Measurement

The total phase jitter on the reference clock is specified at 3 ps RMS. There are numerous ways to measure the reference clock jitter, one of which is as follows.

Using a high-speed sampling scope (20 GSamples/s), 1 million samples of the differential reference clock are taken, and the zero-crossing times of each rising edge are calculated. From the zero-crossing data, an average reference clock period is calculated. This average reference clock period is subtracted from each sequential, instantaneous period to find the difference between each reference clock rising edge and the ideal placement to produce the phase jitter sequence. The power spectral density (PSD) of the phase jitter is calculated and integrated after being weighted with the transfer function shown in Figure 76. The square root of the resultant integral is the RMS total phase jitter.



Figure 76. Weighting Function for RMS Phase Jitter Calculation

## 4.7.13.2 Transmitter and Receiver Characteristics

The SATA PHY meets or exceeds the electrical compliance requirements defined in the SATA specification. The following subsections provide values obtained from a combination of simulations and silicon characterization.

## NOTE

The tables in the following sections indicate any exceptions to the SATA specification or aspects of the SATA PHY that exceed the standard, as well as provide information about parameters not defined in the standard.

## 4.7.13.2.1 SATA PHY Transmitter Characteristics

Table 75 provides specifications for SATA PHY transmitter characteristics.

### Table 75. SATA2 PHY Transmitter Characteristics

| Parameters                                                               | Symbol           | Min  | Тур | Мах | Unit |
|--------------------------------------------------------------------------|------------------|------|-----|-----|------|
| Transmit common mode voltage                                             | V <sub>CTM</sub> | 0.4  | —   | 0.6 | v    |
| Transmitter pre-emphasis accuracy (measured change in de-emphasized bit) | —                | -0.5 | _   | 0.5 | dB   |

## 4.7.13.2.2 SATA PHY Receiver Characteristics

Table 76 provides specifications for SATA PHY receiver characteristics.

| Parameters                                        | Symbol                         | Min  | Тур | Мах | Unit |
|---------------------------------------------------|--------------------------------|------|-----|-----|------|
| Minimum Rx eye height (differential peak-to-peak) | V <sub>MIN_RX_EYE_HEIGHT</sub> | -    | _   | 175 | mV   |
| Tolerance                                         | РРМ                            | -400 | —   | 400 | ppm  |

Table 76. SATA PHY Receiver Characteristics

# 4.7.13.3 SATA\_REXT Reference Resistor Connection

The impedance calibration process requires connection of reference resistor 191  $\Omega$  1% precision resistor on SATA\_REXT pad to ground.

Resistor calibration consists of learning which state of the internal Resistor Calibration register causes an internal, digitally trimmed calibration resistor to best match the impedance applied to the SATA\_REXT pin. The calibration register value is then supplied to all Tx and Rx termination resistors.

During the calibration process (for a few tens of microseconds), up to 0.3 mW can be dissipated in the external SATA\_REXT resistor. At other times, no power is dissipated by the SATA\_REXT resistor.

# 4.7.13.4 SATA Connectivity When Not in Use

## NOTE

The Temperature Sensor is part of the SATA module. If SATA IP is disabled, the Temperature Sensor will not work as well. Temperature Sensor functionality is important in supporting high performance applications without overheating the device (at high ambient temp).

When both SATA and thermal sensor are not required, connect VP and VPH supplies to ground. The rest of the ports, both inputs and outputs (SATA\_REFCLKM, SATA\_REFCLKP, SATA\_REXT, SATA\_RXM, SATA\_RXP, SATA\_TXM) can be left floating. It is not recommended to turn off the VPH while the VP is active.

When SATA is not in use but thermal sensor is still required, both VP and VPH supplies must be powered on according to their nominal voltage levels. The reference clock input frequency must fall within the specified range of 25 MHz to 156.25 MHz. SATA\_REXT does not need to be connected, as the termination impedance is not of consequence.

# 4.7.14 SCAN JTAG Controller (SJC) Timing Parameters

Figure 77 depicts the SJC test clock input timing. Figure 78 depicts the SJC boundary scan timing. Figure 79 depicts the SJC test access port. Signal parameters are listed in Table 77.



TCK (Input) VIH VIL -{} SJ4 ⊢SJ5-Data Input Data Valid Inputs SJ6 Data Output Data Valid Outputs ٢Ç SJ7 -Data Outputs SJ6 Data Output Data Valid Outputs

Figure 77. Test Clock Input Timing Diagram

Figure 78. Boundary Scan (JTAG) Timing Diagram



Figure 79. Test Access Port Timing Diagram



### Figure 80. TRST Timing Diagram

### Table 77. JTAG Timing

| ID  | Parameter <sup>1,2</sup>                                       | All Frequencies Min Max | uencies | Unit |
|-----|----------------------------------------------------------------|-------------------------|---------|------|
|     | Falameter                                                      |                         | Omit    |      |
| SJ0 | TCK frequency of operation 1/(3•T <sub>DC</sub> ) <sup>1</sup> | 0.001                   | 22      | MHz  |
| SJ1 | TCK cycle time in crystal mode                                 | 45                      | _       | ns   |
| SJ2 | TCK clock pulse width measured at V <sub>M</sub> <sup>2</sup>  | 22.5                    | _       | ns   |
| SJ3 | TCK rise and fall times                                        | —                       | 3       | ns   |
| SJ4 | Boundary scan input data set-up time                           | 5                       | _       | ns   |
| SJ5 | Boundary scan input data hold time                             | 24                      | _       | ns   |
| SJ6 | TCK low to output data valid                                   | —                       | 40      | ns   |
| SJ7 | TCK low to output high impedance                               | —                       | 40      | ns   |
| SJ8 | TMS, TDI data set-up time                                      | 5                       |         | ns   |

| ID   | Parameter <sup>1,2</sup>      | All Frequencies<br>Min Max | uencies | Unit |
|------|-------------------------------|----------------------------|---------|------|
|      | Falanciel                     |                            | Onic    |      |
| SJ9  | TMS, TDI data hold time       | 25                         | —       | ns   |
| SJ10 | TCK low to TDO data valid     | _                          | 44      | ns   |
| SJ11 | TCK low to TDO high impedance | _                          | 44      | ns   |
| SJ12 | TRST assert time              | 100                        | —       | ns   |
| SJ13 | TRST set-up time to TCK low   | 40                         | _       | ns   |

### Table 77. JTAG Timing (continued)

<sup>1</sup>  $T_{DC}$  = target frequency of SJC

<sup>2</sup>  $V_{M}$  = mid-point voltage

## 4.7.15 SPDIF Timing Parameters

The Sony/Philips Digital Interconnect Format (SPDIF) data is sent using the bi-phase marking code. When encoding, the SPDIF data signal is modulated by a clock that is twice the bit rate of the data signal.

Table 78 and Figures, show SPDIF timing parameters for the Sony/Philips Digital Interconnect Format (SPDIF), including the timing of the modulating Rx clock (SRCK) for SPDIF in Rx mode and the timing of the modulating Tx clock (STCLK) for SPDIF in Tx mode.

| Characteristics                                                                         | Symbol  | Timing Parameter Range |                     | Units |
|-----------------------------------------------------------------------------------------|---------|------------------------|---------------------|-------|
| Characteristics                                                                         |         | Min                    | Max                 | Onits |
| SPDIFIN Skew: asynchronous inputs, no specs apply                                       | —       | _                      | 0.7                 | ns    |
| SPDIFOUT output (Load = 50pf)<br>• Skew<br>• Transition rising<br>• Transition falling  | <br>    | <br>                   | 1.5<br>24.2<br>31.3 | ns    |
| SPDIFOUT1 output (Load = 30pf)<br>• Skew<br>• Transition rising<br>• Transition falling | <br>    | <br><br>_              | 1.5<br>13.6<br>18.0 | ns    |
| Modulating Rx clock (SRCK) period                                                       | srckp   | 40.0                   | _                   | ns    |
| SRCK high period                                                                        | srckph  | 16.0                   | —                   | ns    |
| SRCK low period                                                                         | srckpl  | 16.0                   | _                   | ns    |
| Modulating Tx clock (STCLK) period                                                      | stclkp  | 40.0                   | —                   | ns    |
| STCLK high period                                                                       | stclkph | 16.0                   | —                   | ns    |
| STCLK low period                                                                        | stclkpl | 16.0                   | —                   | ns    |

Table 78. SPDIF Timing Parameters



Figure 81. SPDIF Timing Diagram



Figure 82. STCLK Timing

# 4.7.16 SSI Timing Parameters

This section describes the timing parameters of the SSI module. The connectivity of the serial synchronous interfaces are summarized in Table 79.

| Port          | Signal Nomenclature | Type and Access                            |
|---------------|---------------------|--------------------------------------------|
| AUDMUX port 1 | SSI 1               | Internal                                   |
| AUDMUX port 2 | SSI 2               | Internal                                   |
| AUDMUX port 3 | AUD3                | External – AUD3 I/O                        |
| AUDMUX port 4 | AUD4                | External – EIM or CSPI1 I/O through IOMUXC |
| AUDMUX port 5 | AUD5                | External – EIM or SD1 I/O through IOMUXC   |
| AUDMUX port 6 | AUD6                | External – EIM or DISP2 through IOMUXC     |
| AUDMUX port 7 | SSI 3               | Internal                                   |

Table 79. AUDMUX Port Allocation

## NOTE

- The terms WL and BL used in the timing diagrams and tables refer to Word Length (WL) and Bit Length (BL).
- The SSI timing diagrams use generic signal names wherein the names used in the i.MX53xD reference manual are channel specific signal names. For example, a channel clock referenced in the IOMUXC chapter as AUD3\_TXC appears in the timing diagram as TXC.

## 4.7.16.1 SSI Transmitter Timing with Internal Clock

Figure 83 depicts the SSI transmitter internal clock timing and Table 80 lists the timing parameters for the SSI transmitter internal clock.



Note: SRXD input in synchronous mode only

| Figure 83 SS   | I Transmitter Interna | al Clock Timir | ng Diagram |
|----------------|-----------------------|----------------|------------|
| 1 iguic 00. 00 |                       |                | ig Diagram |

| ID   | Parameter                                      | Min  | Max  | Unit |  |  |  |
|------|------------------------------------------------|------|------|------|--|--|--|
|      | Internal Clock Operation                       |      |      |      |  |  |  |
| SS1  | (Tx/Rx) CK clock period                        | 81.4 | —    | ns   |  |  |  |
| SS2  | (Tx/Rx) CK clock high period                   | 36.0 | _    | ns   |  |  |  |
| SS3  | (Tx/Rx) CK clock rise time                     | —    | 6.0  | ns   |  |  |  |
| SS4  | (Tx/Rx) CK clock low period                    | 36.0 | _    | ns   |  |  |  |
| SS5  | (Tx/Rx) CK clock fall time                     | —    | 6.0  | ns   |  |  |  |
| SS6  | (Tx) CK high to FS (bl) high                   | —    | 15.0 | ns   |  |  |  |
| SS8  | (Tx) CK high to FS (bl) low                    | —    | 15.0 | ns   |  |  |  |
| SS10 | (Tx) CK high to FS (wl) high                   | —    | 15.0 | ns   |  |  |  |
| SS12 | (Tx) CK high to FS (wl) low                    | —    | 15.0 | ns   |  |  |  |
| SS14 | (Tx/Rx) Internal FS rise time                  | _    | 6.0  | ns   |  |  |  |
| SS15 | (Tx/Rx) Internal FS fall time                  | —    | 6.0  | ns   |  |  |  |
| SS16 | (Tx) CK high to STXD valid from high impedance | —    | 15.0 | ns   |  |  |  |

## Table 80. SSI Transmitter Timing with Internal Clock

| ID   | Parameter                            | Min  | Мах  | Unit |  |  |
|------|--------------------------------------|------|------|------|--|--|
| SS17 | (Tx) CK high to STXD high/low        | —    | 15.0 | ns   |  |  |
| SS18 | (Tx) CK high to STXD high impedance  | —    | 15.0 | ns   |  |  |
| SS19 | STXD rise/fall time                  | —    | 6.0  | ns   |  |  |
|      | Synchronous Internal Clock Operation |      |      |      |  |  |
| SS42 | SRXD setup before (Tx) CK falling    | 10.0 | —    | ns   |  |  |
| SS43 | SRXD hold after (Tx) CK falling      | 0.0  | —    | ns   |  |  |
| SS52 | Loading                              | —    | 25.0 | pF   |  |  |

### Table 80. SSI Transmitter Timing with Internal Clock (continued)

## NOTE

- All the timings for the SSI are given for a non-inverted serial clock polarity (TSCKP/RSCKP = 0) and a non-inverted frame sync (TFSI/RFSI = 0). If the polarity of the clock and/or the frame sync have been inverted, all the timing remains valid by inverting the clock signal STCK/SRCK and/or the frame sync STFS/SRFS shown in the tables and in the figures.
- All timings are on Audiomux Pads when SSI is being used for data transfer.
- The terms WL and BL refer to Word Length (WL) and Bit Length (BL).
- "Tx" and "Rx" refer to the Transmit and Receive sections of the SSI.
- For internal Frame Sync operation using external clock, the FS timing is same as that of Tx Data (for example, during AC97 mode of operation).

## 4.7.16.2 SSI Receiver Timing with Internal Clock

Figure 84 depicts the SSI receiver internal clock timing and Table 81 lists the timing parameters for the receiver timing with the internal clock



Figure 84. SSI Receiver Internal Clock Timing Diagram

|      | Table of Sol neceiver finning with internal Clock |      |      |      |  |  |  |
|------|---------------------------------------------------|------|------|------|--|--|--|
| ID   | Parameter                                         | Min  | Мах  | Unit |  |  |  |
|      | Internal Clock Operation                          | I    |      |      |  |  |  |
| SS1  | (Tx/Rx) CK clock period                           | 81.4 | —    | ns   |  |  |  |
| SS2  | (Tx/Rx) CK clock high period                      | 36.0 | —    | ns   |  |  |  |
| SS3  | (Tx/Rx) CK clock rise time                        | —    | 6.0  | ns   |  |  |  |
| SS4  | (Tx/Rx) CK clock low period                       | 36.0 | _    | ns   |  |  |  |
| SS5  | (Tx/Rx) CK clock fall time                        | —    | 6.0  | ns   |  |  |  |
| SS7  | (Rx) CK high to FS (bl) high                      | —    | 15.0 | ns   |  |  |  |
| SS9  | (Rx) CK high to FS (bl) low                       | —    | 15.0 | ns   |  |  |  |
| SS11 | (Rx) CK high to FS (wl) high                      | —    | 15.0 | ns   |  |  |  |
| SS13 | (Rx) CK high to FS (wl) low                       | —    | 15.0 | ns   |  |  |  |
| SS20 | SRXD setup time before (Rx) CK low                | 10.0 | —    | ns   |  |  |  |
| SS21 | SRXD hold time after (Rx) CK low                  | 0.0  | —    | ns   |  |  |  |

## Table 81. SSI Receiver Timing with Internal Clock

| ID   | Parameter                      | Min   | Мах | Unit |  |  |  |
|------|--------------------------------|-------|-----|------|--|--|--|
|      | Oversampling Clock Operation   |       |     |      |  |  |  |
| SS47 | Oversampling clock period      | 15.04 | _   | ns   |  |  |  |
| SS48 | Oversampling clock high period | 6.0   | _   | ns   |  |  |  |
| SS49 | Oversampling clock rise time   | _     | 3.0 | ns   |  |  |  |
| SS50 | Oversampling clock low period  | 6.0   | _   | ns   |  |  |  |
| SS51 | Oversampling clock fall time   | —     | 3.0 | ns   |  |  |  |

### Table 81. SSI Receiver Timing with Internal Clock (continued)

## NOTE

- All the timings for the SSI are given for a non-inverted serial clock polarity (TSCKP/RSCKP = 0) and a non-inverted frame sync (TFSI/RFSI = 0). If the polarity of the clock and/or the frame sync have been inverted, all the timing remains valid by inverting the clock signal STCK/SRCK and/or the frame sync STFS/SRFS shown in the tables and in the figures.
- All timings are on Audiomux Pads when SSI is being used for data transfer.
- "Tx" and "Rx" refer to the Transmit and Receive sections of the SSI.
- The terms WL and BL refer to Word Length (WL) and Bit Length (BL).
- For internal Frame Sync operation using external clock, the FS timing is same as that of Tx Data (for example, during AC97 mode of operation).

# 4.7.16.3 SSI Transmitter Timing with External Clock

Figure 85 depicts the SSI transmitter external clock timing and Table 82 lists the timing parameters for the transmitter timing with the external clock



## Figure 85. SSI Transmitter External Clock Timing Diagram

| ID   | Parameter                                      | Min   | Мах  | Unit |  |  |  |
|------|------------------------------------------------|-------|------|------|--|--|--|
|      | External Clock Operation                       |       |      |      |  |  |  |
| SS22 | (Tx/Rx) CK clock period                        | 81.4  | _    | ns   |  |  |  |
| SS23 | (Tx/Rx) CK clock high period                   | 36.0  | —    | ns   |  |  |  |
| SS24 | (Tx/Rx) CK clock rise time                     | —     | 6.0  | ns   |  |  |  |
| SS25 | (Tx/Rx) CK clock low period                    | 36.0  | —    | ns   |  |  |  |
| SS26 | (Tx/Rx) CK clock fall time                     | —     | 6.0  | ns   |  |  |  |
| SS27 | (Tx) CK high to FS (bl) high                   | -10.0 | 15.0 | ns   |  |  |  |
| SS29 | (Tx) CK high to FS (bl) low                    | 10.0  | —    | ns   |  |  |  |
| SS31 | (Tx) CK high to FS (wl) high                   | -10.0 | 15.0 | ns   |  |  |  |
| SS33 | (Tx) CK high to FS (wl) low                    | 10.0  | —    | ns   |  |  |  |
| SS37 | (Tx) CK high to STXD valid from high impedance | —     | 15.0 | ns   |  |  |  |
| SS38 | (Tx) CK high to STXD high/low                  | —     | 15.0 | ns   |  |  |  |

| ID   | Parameter                            | Min  | Мах  | Unit |  |
|------|--------------------------------------|------|------|------|--|
| SS39 | (Tx) CK high to STXD high impedance  | _    | 15.0 | ns   |  |
|      | Synchronous External Clock Operation |      |      |      |  |
| SS44 | SRXD setup before (Tx) CK falling    | 10.0 | —    | ns   |  |
| SS45 | SRXD hold after (Tx) CK falling      | 2.0  | _    | ns   |  |
| SS46 | SRXD rise/fall time                  | —    | 6.0  | ns   |  |

### Table 82. SSI Transmitter Timing with External Clock (continued)

## NOTE

- All the timings for the SSI are given for a non-inverted serial clock polarity (TSCKP/RSCKP = 0) and a non-inverted frame sync (TFSI/RFSI = 0). If the polarity of the clock and/or the frame sync have been inverted, all the timing remains valid by inverting the clock signal STCK/SRCK and/or the frame sync STFS/SRFS shown in the tables and in the figures.
- All timings are on Audiomux Pads when SSI is being used for data transfer.
- "Tx" and "Rx" refer to the Transmit and Receive sections of the SSI.
- The terms WL and BL refer to Word Length (WL) and Bit Length (BL).
- For internal Frame Sync operation using external clock, the FS timing is same as that of Tx Data (for example, during AC97 mode of operation).

# 4.7.16.4 SSI Receiver Timing with External Clock

Figure 86 depicts the SSI receiver external clock timing and Table 83 lists the timing parameters for the receiver timing with the external clock.



## Figure 86. SSI Receiver External Clock Timing Diagram

| ID   | Parameter                          | Min  | Мах  | Unit |  |  |  |  |
|------|------------------------------------|------|------|------|--|--|--|--|
|      | External Clock Operation           |      |      |      |  |  |  |  |
| SS22 | (Tx/Rx) CK clock period            | 81.4 | —    | ns   |  |  |  |  |
| SS23 | (Tx/Rx) CK clock high period       | 36   | _    | ns   |  |  |  |  |
| SS24 | (Tx/Rx) CK clock rise time         | —    | 6.0  | ns   |  |  |  |  |
| SS25 | (Tx/Rx) CK clock low period        | 36   | _    | ns   |  |  |  |  |
| SS26 | (Tx/Rx) CK clock fall time         | —    | 6.0  | ns   |  |  |  |  |
| SS28 | (Rx) CK high to FS (bl) high       | -10  | 15.0 | ns   |  |  |  |  |
| SS30 | (Rx) CK high to FS (bl) low        | 10   | _    | ns   |  |  |  |  |
| SS32 | (Rx) CK high to FS (wl) high       | -10  | 15.0 | ns   |  |  |  |  |
| SS34 | (Rx) CK high to FS (wl) low        | 10   | _    | ns   |  |  |  |  |
| SS35 | (Tx/Rx) External FS rise time      | —    | 6.0  | ns   |  |  |  |  |
| SS36 | (Tx/Rx) External FS fall time      | —    | 6.0  | ns   |  |  |  |  |
| SS40 | SRXD setup time before (Rx) CK low | 10   | —    | ns   |  |  |  |  |
| SS41 | SRXD hold time after (Rx) CK low   | 2    | _    | ns   |  |  |  |  |

### Table 83. SSI Receiver Timing with External Clock

## NOTE

- All the timings for the SSI are given for a non-inverted serial clock polarity (TSCKP/RSCKP = 0) and a non-inverted frame sync (TFSI/RFSI = 0). If the polarity of the clock and/or the frame sync have been inverted, all the timing remains valid by inverting the clock signal STCK/SRCK and/or the frame sync STFS/SRFS shown in the tables and in the figures.
- All timings are on Audiomux Pads when SSI is being used for data transfer.
- "Tx" and "Rx" refer to the Transmit and Receive sections of the SSI.
- The terms WL and BL refer to Word Length (WL) and Bit Length (BL).
- For internal Frame Sync operation using external clock, the FS timing is same as that of Tx Data (for example, during AC97 mode of operation).

# 4.7.17 UART I/O Configuration and Timing Parameters

# 4.7.17.1 UART RS-232 I/O Configuration in Different Modes

The i.MX53xD UART interfaces can serve both as DTE or DCE device. This can be configured by the DCEDTE control bit (default  $0 - DCE \mod b$ ). Table 84 shows the UART I/O configuration based on the enabled mode.

| Port    |           | DTE Mode                    | DCE Mode  |                             |  |
|---------|-----------|-----------------------------|-----------|-----------------------------|--|
| FOIL    | Direction | Description                 | Direction | Description                 |  |
| RTS     | Output    | RTS from DTE to DCE         | Input     | RTS from DTE to DCE         |  |
| CTS     | Input     | CTS from DCE to DTE         | Output    | CTS from DCE to DTE         |  |
| DTR     | Output    | DTR from DTE to DCE         | Input     | DTR from DTE to DCE         |  |
| DSR     | Input     | DSR from DCE to DTE         | Output    | DSR from DCE to DTE         |  |
| DCD     | Input     | DCD from DCE to DTE         | Output    | DCD from DCE to DTE         |  |
| RI      | Input     | RING from DCE to DTE        | Output    | RING from DCE to DTE        |  |
| TXD_MUX | Input     | Serial data from DCE to DTE | Output    | Serial data from DCE to DTE |  |
| RXD_MUX | Output    | Serial data from DTE to DCE | Input     | Serial data from DTE to DCE |  |

## Table 84. UART I/O Configuration vs. Mode

# 4.7.17.2 UART RS-232 Serial Mode Timing

The following sections describe the electrical information of the UART module in the RS-232 mode.

## 4.7.17.2.1 UART Transmitter

Figure 87 depicts the transmit timing of UART in the RS-232 serial mode, with 8 data bit/1 stop bit format. Table 85 lists the UART RS-232 serial mode transmit timing characteristics.



Figure 87. UART RS-232 Serial Mode Transmit Timing Diagram

| Table 85. RS-232 Serial Mode | Transmit Timing Parameters |
|------------------------------|----------------------------|
|------------------------------|----------------------------|

| ID  | Parameter         | Symbol            | Min                                                    | Мах                                                | Units |
|-----|-------------------|-------------------|--------------------------------------------------------|----------------------------------------------------|-------|
| UA1 | Transmit Bit Time | t <sub>Tbit</sub> | 1/F <sub>baud_rate</sub> 1 –<br>T <sub>ref_clk</sub> 2 | 1/F <sub>baud_rate</sub> +<br>T <sub>ref_clk</sub> | —     |

<sup>1</sup> F<sub>baud rate</sub>: Baud rate frequency. The maximum baud rate the UART can support is (*ipg\_perclk* frequency)/16.

<sup>2</sup> T<sub>ref clk</sub>: The period of UART reference clock *ref\_clk* (*ipg\_perclk* after RFDIV divider).

## 4.7.17.2.2 UART Receiver

Figure 88 depicts the RS-232 serial mode receive timing with 8 data bit/1 stop bit format. Table 86 lists serial mode receive timing characteristics.



Figure 88. UART RS-232 Serial Mode Receive Timing Diagram

 Table 86. RS-232 Serial Mode Receive Timing Parameters

| ID  | Parameter                     | Symbol            | Min                                                                       | Мах                                                          | Units |
|-----|-------------------------------|-------------------|---------------------------------------------------------------------------|--------------------------------------------------------------|-------|
| UA2 | Receive Bit Time <sup>1</sup> | t <sub>Rbit</sub> | 1/F <sub>baud_rate</sub> <sup>2</sup> –<br>1/(16*F <sub>baud_rate</sub> ) | 1/F <sub>baud_rate</sub> +<br>1/(16*F <sub>baud_rate</sub> ) | —     |

<sup>1</sup> The UART receiver can tolerate 1/(16\*F<sub>baud\_rate</sub>) tolerance in each bit. But accumulation tolerance in one frame must not exceed 3/(16\*F<sub>baud\_rate</sub>).

<sup>2</sup> F<sub>baud rate</sub>: Baud rate frequency. The maximum baud rate the UART can support is (*ipg\_perclk* frequency)/16.

# 4.7.17.3 UART IrDA Mode Timing

The following subsections give the UART transmit and receive timings in IrDA mode.

## 4.7.17.3.3 UART IrDA Mode Transmitter

Figure 89 depicts the UART IrDA mode transmit timing, with 8 data bit/1 stop bit format. Table 87 lists the transmit timing characteristics.



### Figure 89. UART IrDA Mode Transmit Timing Diagram

| ID  | Parameter                      | Symbol                | Min                                                          | Мах                                             | Units |
|-----|--------------------------------|-----------------------|--------------------------------------------------------------|-------------------------------------------------|-------|
| UA3 | Transmit Bit Time in IrDA mode | t <sub>TIRbit</sub>   | 1/F <sub>baud_rate</sub> 1 –<br>T <sub>ref_clk</sub> 2       | 1/F <sub>baud_rate</sub> + T <sub>ref_clk</sub> | —     |
| UA4 | Transmit IR Pulse Duration     | t <sub>TIRpulse</sub> | (3/16)*(1/F <sub>baud_rate</sub> )<br>- T <sub>ref_clk</sub> | $(3/16)^{*}(1/F_{baud_rate}) + T_{ref_clk}$     | —     |

<sup>1</sup> F<sub>baud rate</sub>: Baud rate frequency. The maximum baud rate the UART can support is (*ipg\_perclk* frequency)/16.

<sup>2</sup> T<sub>ref clk</sub>: The period of UART reference clock *ref\_clk* (*ipg\_perclk* after RFDIV divider).

## 4.7.17.3.4 UART IrDA Mode Receiver

Figure 90 depicts the UART IrDA mode receive timing, with 8 data bit/1 stop bit format. Table 88 lists the receive timing characteristics.



## Figure 90. UART IrDA Mode Receive Timing Diagram

### Table 88. IrDA Mode Receive Timing Parameters

| ID  | Parameter                                  | Symbol                | Min                                                                       | Мах                                                          | Units |
|-----|--------------------------------------------|-----------------------|---------------------------------------------------------------------------|--------------------------------------------------------------|-------|
| UA5 | Receive Bit Time <sup>1</sup> in IrDA mode | t <sub>RIRbit</sub>   | 1/F <sub>baud_rate</sub> <sup>2</sup> –<br>1/(16*F <sub>baud_rate</sub> ) | 1/F <sub>baud_rate</sub> +<br>1/(16*F <sub>baud_rate</sub> ) | _     |
| UA6 | Receive IR Pulse Duration                  | t <sub>RIRpulse</sub> | 1.41 us                                                                   | (5/16)*(1/F <sub>baud_rate</sub> )                           | _     |

<sup>1</sup> The UART receiver can tolerate 1/(16\*F<sub>baud\_rate</sub>) tolerance in each bit. But accumulation tolerance in one frame must not exceed 3/(16\*F<sub>baud\_rate</sub>).

<sup>2</sup> F<sub>baud rate</sub>: Baud rate frequency. The maximum baud rate the UART can support is (*ipg\_perclk* frequency)/16.

# 4.7.18 USB-OH-3 Parameters

This section describes the electrical parameters of the USB OTG port and USB HOST ports. For on-chip USB PHY parameters see Section 4.7.19, "USB PHY Parameters."

## 4.7.18.1 Serial Interface

In order to support four serial different interfaces, the USB serial transceiver can be configured to operate in one of four modes:

- DAT\_SE0 bidirectional, 3-wire mode
- DAT\_SE0 unidirectional, 6-wire mode
- VP\_VM bidirectional, 4-wire mode
- VP\_VM unidirectional, 6-wire mode

## 4.7.18.1.1 DAT\_SE0 Bidirectional Mode

## Table 89. Signal Definitions - DAT\_SE0 Bidirectional Mode

| Name       | Direction | Signal Description                                                             |
|------------|-----------|--------------------------------------------------------------------------------|
| USB_TXOE_B | Out       | Transmit enable, active low                                                    |
| USB_DAT_VP | Out<br>In | TX data when USB_TXOE_B is low<br>Differential RX data when USB_TXOE_B is high |
| USB_SE0_VM | Out<br>In | SE0 drive when USB_TXOE_B is low<br>SE0 RX indicator when USB_TXOE_B is high   |



Figure 91. USB Transmit Waveform in DAT\_SE0 Bidirectional Mode



### Figure 92. USB Receive Waveform in DAT\_SE0 Bidirectional Mode

| No. | Parameter         | Signal Name | Direction | Min  | Мах  | Unit | Conditions /<br>Reference Signal |
|-----|-------------------|-------------|-----------|------|------|------|----------------------------------|
| US1 | TX Rise/Fall Time | USB_DAT_VP  | Out       |      | 5.0  | ns   | 50 pF                            |
| US2 | TX Rise/Fall Time | USB_SE0_VM  | Out       | —    | 5.0  | ns   | 50 pF                            |
| US3 | TX Rise/Fall Time | USB_TXOE_B  | Out       | —    | 5.0  | ns   | 50 pF                            |
| US4 | TX Duty Cycle     | USB_DAT_VP  | Out       | 49.0 | 51.0 | %    | —                                |
| US7 | RX Rise/Fall Time | USB_DAT_VP  | In        | —    | 3.0  | ns   | 35 pF                            |
| US8 | RX Rise/Fall Time | USB_SE0_VM  | In        |      | 3.0  | ns   | 35 pF                            |

### Table 90. Definitions of USB Waveform in DAT\_SE0 Bi-Directional Mode

## 4.7.18.1.2 DAT\_SE0 Unidirectional Mode

| Name       | Direction | Signal Description                          |
|------------|-----------|---------------------------------------------|
| USB_TXOE_B | Out       | Transmit enable, active low                 |
| USB_DAT_VP | Out       | TX data when USB_TXOE_B is low              |
| USB_SE0_VM | Out       | SE0 drive when USB_TXOE_B is low            |
| USB_VP1    | In        | Buffered data on DP when USB_TXOE_B is high |
| USB_VM1    | In        | Buffered data on DM when USB_TXOE_B is high |

Table 91. Signal Definitions - DAT\_SE0 Unidirectional Mode



Figure 93. USB Transmit Waveform in DAT\_SE0 Unidirectional Mode



Figure 94. USB Receive Waveform in DAT\_SE0 Unidirectional Mode

| No.  | Parameter         | Signal Name | Signal<br>Source | Min  | Max  | Unit | Condition /<br>Reference Signal |
|------|-------------------|-------------|------------------|------|------|------|---------------------------------|
| US9  | TX Rise/Fall Time | USB_DAT_VP  | Out              | _    | 5.0  | ns   | 50 pF                           |
| US10 | TX Rise/Fall Time | USB_SE0_VM  | Out              | -    | 5.0  | ns   | 50 pF                           |
| US11 | TX Rise/Fall Time | USB_TXOE_B  | Out              | _    | 5.0  | ns   | 50 pF                           |
| US12 | TX Duty Cycle     | USB_DAT_VP  | Out              | 49.0 | 51.0 | %    | —                               |
| US15 | RX Rise/Fall Time | USB_VP1     | In               | _    | 3.0  | ns   | 35 pF                           |
| US16 | RX Rise/Fall Time | USB_VM1     | In               | _    | 3.0  | ns   | 35 pF                           |

| Table 92. USB Port Timing Specification in DAT | _SE0 Unidirectional Mode |
|------------------------------------------------|--------------------------|
|------------------------------------------------|--------------------------|

## 4.7.18.1.3 VP\_VM Bidirectional Mode

| Name       | Direction           | Signal Description                                                      |  |  |
|------------|---------------------|-------------------------------------------------------------------------|--|--|
| USB_TXOE_B | Out                 | Transmit enable, active low                                             |  |  |
| USB_DAT_VP | Out (Tx)<br>In (Rx) | TX VP data when USB_TXOE_B is low<br>RX VP data when USB_TXOE_B is high |  |  |
| USB_SE0_VM | Out (Tx)<br>In (Rx) | TX VM data when USB_TXOE_B low<br>RX VM data when USB_TXOE_B high       |  |  |

## Table 93. Signal Definitions - VP\_VM Bidirectional mode



Figure 95. USB Transmit Waveform in VP\_VM Bidirectional Mode



Figure 96. USB Receive Waveform in VP\_VM Bidirectional Mode

| No.  | Parameter         | Signal Name    | Direction | Min  | Мах  | Unit | Condition /<br>Reference Signal |
|------|-------------------|----------------|-----------|------|------|------|---------------------------------|
| US18 | TX Rise/Fall Time | USB_DAT_V<br>P | Out       | _    | 5.0  | ns   | 50 pF                           |
| US19 | TX Rise/Fall Time | USB_SE0_V<br>M | Out       | _    | 5.0  | ns   | 50 pF                           |
| US20 | TX Rise/Fall Time | USB_TXOE<br>_B | Out       | —    | 5.0  | ns   | 50 pF                           |
| US21 | TX Duty Cycle     | USB_DAT_V<br>P | Out       | 49.0 | 51.0 | %    | —                               |
| US22 | TX Overlap        | USB_SE0_V<br>M | Out       | -3.0 | +3.0 | ns   | USB_DAT_VP                      |
| US26 | RX Rise/Fall Time | USB_DAT_V<br>P | In        | _    | 3.0  | ns   | 35 pF                           |
| US27 | RX Rise/Fall Time | USB_SE0_V<br>M | In        | _    | 3.0  | ns   | 35 pF                           |
| US28 | RX Skew           | USB_DAT_V<br>P | In        | -4.0 | +4.0 | ns   | USB_SE0_VM                      |

Table 94. USB Port Timing Specification in VP\_VM Bidirectional Mode
# 4.7.18.1.4 VP\_VM Unidirectional Mode

| Name       | Direction | Signal Description                 |
|------------|-----------|------------------------------------|
| USB_TXOE_B | Out       | Transmit enable, active low        |
| USB_DAT_VP | Out       | TX VP data when USB_TXOE_B is low  |
| USB_SE0_VM | Out       | TX VM data when USB_TXOE_B is low  |
| USB_VP1    | In        | RX VP data when USB_TXOE_B is high |
| USB_VM1    | In        | RX VM data when USB_TXOE_B is high |

Table 95. Signal Definitions - VP\_VM Unidirectional mode



Figure 97. USB Transmit Waveform in VP\_VM Unidirectional Mode

#### **Electrical Characteristics**

Receive



### Figure 98. USB Receive Waveform in VP\_VM Unidirectional Mode

| No.  | Parameter         | Signal         | Direction | Min  | Мах  | Unit | Conditions /<br>Reference Signal |
|------|-------------------|----------------|-----------|------|------|------|----------------------------------|
| US30 | TX Rise/Fall Time | USB_DAT_VP     | Out       | _    | 5.0  | ns   | 50 pF                            |
| US31 | TX Rise/Fall Time | USB_SE0_V<br>M | Out       | _    | 5.0  | ns   | 50 pF                            |
| US32 | TX Rise/Fall Time | USB_TXOE_<br>B | Out       | _    | 5.0  | ns   | 50 pF                            |
| US33 | TX Duty Cycle     | USB_DAT_VP     | Out       | 49.0 | 51.0 | %    | —                                |
| US34 | TX Overlap        | USB_SE0_V<br>M | Out       | -3.0 | 3.0  | ns   | USB_DAT_VP                       |
| US38 | RX Rise/Fall Time | USB_VP1        | In        | _    | 3.0  | ns   | 35 pF                            |
| US39 | RX Rise/Fall Time | USB_VM1        | In        | —    | 3.0  | ns   | 35 pF                            |
| US40 | RX Skew           | USB_VP1        | In        | -4.0 | +4.0 | ns   | USB_VM1                          |

Table 96. USB Timing Specification in VP\_VM Unidirectional Mode

# 4.7.18.2 Parallel Interface (Normal ULPI) Timing

Electrical and timing specifications of Parallel Interface (Normal ULPI) for Host Port2 and Port3 are presented in the subsequent sections.

| Name          | Direction | Signal Description                                                                                 |
|---------------|-----------|----------------------------------------------------------------------------------------------------|
| USB_Clk       | In        | Interface clock. All interface signals are synchronous to Clock.                                   |
| USB_Data[7:0] | I/O       | Bi-directional data bus, driven low by the link during idle. Bus ownership is determined by Dir.   |
| USB_Dir       | In        | Direction. Control the direction of the Data bus.                                                  |
| USB_Stp       | Out       | Stop. The link asserts this signal for 1 clock cycle to stop the data stream currently on the bus. |
| USB_Nxt       | In        | Next. The PHY asserts this signal to throttle the data.                                            |

Table 97. Signal Definitions - Parallel Interface (Normal ULPI)



Figure 99. USB Transmit/Receive Waveform in Parallel Mode

| Table 98. USB Timir | g Specification for | Normal ULPI mode |
|---------------------|---------------------|------------------|
|---------------------|---------------------|------------------|

| ID   | Parameter                           |   | Max | Unit | Conditions /<br>Reference Signal |
|------|-------------------------------------|---|-----|------|----------------------------------|
| US15 | Setup Time(Dir&Nxt in, Data in)     | _ | 6.0 | ns   | 10 pF                            |
| US16 | Hold Time(Dir&Nxt in, Data in)      | _ | 0.0 | ns   | 10 pF                            |
| US17 | Output delay Time(Stp out, Data out | _ | 9.0 | ns   | 10 pF                            |

# 4.7.19 USB PHY Parameters

This section describes the USB-OTG PHY and the USB Host port PHY parameters.

# 4.7.19.1 USB PHY AC Parameters

Table 99 lists the AC timing parameters for USB PHY.

#### **Electrical Characteristics**

| Parameter | Conditions                      | Min            | Тур | Мах            | Unit |
|-----------|---------------------------------|----------------|-----|----------------|------|
| trise     | 1.5 Mbps<br>12 Mbps<br>480 Mbps | 75<br>4<br>0.5 | _   | 300<br>20      | ns   |
| tfall     | 1.5 Mbps<br>12 Mbps<br>480 Mbps | 75<br>4<br>0.5 | _   | 300<br>20      | ns   |
| Jitter    | 1.5 Mbps<br>12 Mbps<br>480 Mbps | _              | _   | 10<br>1<br>0.2 | ns   |

#### Table 99. USB PHY AC Timing Parameters

# 4.7.19.2 USB PHY Additional Electrical Parameters

Table 100 lists the parameters for additional electrical characteristics for USB PHY.

| Parameter                                           | Conditions             | Min          | Тур    | Max        | Unit |
|-----------------------------------------------------|------------------------|--------------|--------|------------|------|
| Vcm DC<br>(dc level measured at receiver connector) | HS Mode<br>LS/FS Mode  | -0.05<br>0.8 |        | 0.5<br>2.5 | V    |
| Crossover Voltage                                   | LS Mode<br>FS Mode     | 1.3<br>1.3   | _      | 2<br>2     | V    |
| Power supply ripple noise<br>(analog 3.3 V)         | < 160 MHz              | -50          | 0      | 50         | mV   |
| Power supply ripple noise<br>(analog 2.5 V)         | < 1.2 MHz<br>> 1.2 MHz | -10<br>-50   | 0<br>0 | 10<br>50   | mV   |
| Power supply ripple noise<br>(Digital 1.2 V)        | All conditions         | -50          | 0      | 50         | mV   |

### Table 100. Additional Electrical Characteristics for USB PHY

# 4.7.19.3 USB PHY System Clocking (SYSCLK)

Table 101 lists the USB PHY system clocking parameters.

#### Table 101. USB PHY System Clocking Parameters

| Parameter          | Conditions                          | Min  | Тур | Мах | Unit |
|--------------------|-------------------------------------|------|-----|-----|------|
| Clock deviation    | Reference Clock<br>frequency 24 MHz | -150 | _   | 150 | ppm  |
| Rise/fall time     | —                                   | —    | _   | 200 | ps   |
| Jitter (peak-peak) | < 1.2 MHz                           | 0    | _   | 50  | ps   |
| Jitter (peak-peak) | > 1.2 MHz                           | 0    | _   | 100 | ps   |
| Duty-cycle         | Reference Clock<br>frequency 24 MHz | 40   | —   | 60  | %    |

# 4.7.19.4 USB PHY Voltage Thresholds

Table 102 lists the USB PHY voltage thresholds.

#### Table 102. VBUS Comparators Thresholds

| Parameter                                    | Conditions | Min | Тур  | Мах  | Unit |
|----------------------------------------------|------------|-----|------|------|------|
| A-Device Session Valid                       | _          | 0.8 | 1.4  | 2.0  | V    |
| B-Device Session Valid                       | _          | 0.8 | 1.4  | 4.0  | V    |
| B-Device Session End                         | _          | 0.2 | 0.45 | 0.8  | V    |
| VBUS Valid Comparator Threshold <sup>1</sup> | _          | 4.4 | 4.6  | 4.75 | V    |

<sup>1</sup> For VBUS maximum rating, see Table 4 on page 18

# 4.7.19.5 USB PHY Termination

USB driver impedance in FS and HS modes is 45  $\Omega \pm 10\%$  (steady state). No external resistors required.

# 4.8 XTAL and CKIL Electricals

Table 103 shows the XTALOSC electrical specifications.

#### Table 103. XTALOSC Electrical Specifications

| Parameter | Min | Тур | Мах | Units |
|-----------|-----|-----|-----|-------|
| Frequency | 22  | 24  | 27  | MHz   |

### WARNING

Due to XTALOSC automatic level controller, the power consumption depends heavily on the working frequency, C-load and crystal quality. The above results are achieved at a frequency 24 MHz, 10 pF load capacitor, 7 pF crystal shunt capacitor and  $80 \,\Omega$  ESR.

Table 104 shows the XTALOSC\_32K electrical specifications.

#### Table 104. XTALOSC\_32K Electrical Specifications

| Parameter | Min | Тур                      | Мах | Units |
|-----------|-----|--------------------------|-----|-------|
| Frequency |     | 32.768/32.0 <sup>1</sup> |     | kHz   |

<sup>1</sup> Recommended nominal frequency 32.768 kHz.

### Table 105 shows the CKIL electrical specifications.

#### Table 105. CKIL Electrical Specifications

| Parameter | Min | Тур    | Мах | Units |
|-----------|-----|--------|-----|-------|
| Frequency | 16  | 32.768 | 50  | kHz   |

Boot Mode Configuration

# 4.9 Integrated LDO Voltage Regulators Parameters

The PLL supplies VDD\_DIG\_PLL and VDD\_ANA\_PLL can be powered ON from internal LDO voltage regulator (default case). In this case VDD\_REG is used as internal regulator's power source. The regulator's output can be used as a supply for other domains such as VDDA and VDDAL1.

Table 106 shows the VDD\_DIG\_PLL and VDD\_ANA\_PLL Integrated Voltage Regulators Parameters.

| Parameter                                                | Symbol                                                 | Min  | Тур | Мах  | Units |
|----------------------------------------------------------|--------------------------------------------------------|------|-----|------|-------|
| VDD_DIG_PLL functional Voltage<br>Range <sup>1</sup>     | V <sub>VID_DIG_PLL</sub>                               | 1.15 | 1.2 | 1.3  | V     |
| VDD_ANA_PLL functional Voltage<br>Range <sup>1</sup>     | V <sub>VDD_ANA_PLL</sub>                               | 1.7  | 1.8 | 1.95 | V     |
| VDD_DIG_PLL and VDD_ANA_PLL accuracy                     |                                                        | _    | —   | +/-3 | %     |
| VDD_DIG_PLL power-supply rejection ratio <sup>2</sup>    |                                                        | —    | -18 | _    | dB    |
| VDD_ANA_PLL power-supply rejection<br>ratio <sup>2</sup> |                                                        | _    | -15 | _    | dB    |
| Output current <sup>3</sup>                              | I <sub>VID_DIG_PLL</sub> +<br>I <sub>VDD_ANA_PLL</sub> | _    | —   | 125  | mA    |

Table 106. LDO Voltage Regulators Electrical Specifications

<sup>1</sup> VDD\_DIG\_PLL and VDD\_ANA\_PLL voltages are programmable, but should not be set outside the target functional range for proper PLL operation.

 $^2$  The gain or attenuation from the input supply variation to the output of the LDO (by design).

<sup>3</sup> The limitation is for sum of the VDD\_DIG\_PLL and VDD\_ANA\_PLL current.

# 5 Boot Mode Configuration

This section provides information on boot mode configuration pins allocation and boot devices interfaces allocation.

# 5.1 Boot Mode Configuration Pins

Table 107 provides boot options, functionality, fuse values, and associated pins. Several input pins are also sampled at reset and can be used to override fuse values, depending on the value of BT\_FUSE\_SEL fuse. The boot option pins are in effect when BT\_FUSE\_SEL fuse is '0' (cleared, which is the case for an unblown fuse). For detailed boot mode options configured by the boot mode pins, please refer to the i.MX53xD Fuse Map document and Boot Chapter in i.MX53xD Reference Manual.

| Pin          | Direction at<br>Reset | E-Fuse Name | Details             |
|--------------|-----------------------|-------------|---------------------|
| BOOT_MODE[1] | Input                 | N/A         | Boot Mode selection |
| BOOT_MODE[0] | Input                 |             |                     |

#### Table 107. Fuses and Associated Pins Used for Boot

#### **Boot Mode Configuration**

| Pin      | Direction at<br>Reset | E-Fuse Name                      | Details                                                                               |
|----------|-----------------------|----------------------------------|---------------------------------------------------------------------------------------|
| EIM_A22  | Input                 | BOOT_CFG1[7]/Test Mode Selection | Boot Options, Pin value overrides fuse                                                |
| EIM_A21  | Input                 | BOOT_CFG1[6]/Test Mode Selection | settings for <b>BT_FUSE_SEL = '0'</b> .<br>Signal Configuration as Fuse Override      |
| EIM_A20  | Input                 | BOOT_CFG1[5]/Test Mode Selection | Input at Power Up. These are special I/O lines that control the boot up configuration |
| EIM_A19  | Input                 | BOOT_CFG1[4]                     | during product development. In production,                                            |
| EIM_A18  | Input                 | BOOT_CFG1[3]                     | the boot configuration can be controlled by<br>fuses.                                 |
| EIM_A17  | Input                 | BOOT_CFG1[2]                     |                                                                                       |
| EIM_A16  | Input                 | BOOT_CFG1[1]                     |                                                                                       |
| EIM_LBA  | Input                 | BOOT_CFG1[0]                     |                                                                                       |
| EIM_EB0  | Input                 | BOOT_CFG2[7]                     |                                                                                       |
| EIM_EB1  | Input                 | BOOT_CFG2[6]                     |                                                                                       |
| EIM_DA0  | Input                 | BOOT_CFG2[5]                     |                                                                                       |
| EIM_DA1  | Input                 | BOOT_CFG2[4]                     |                                                                                       |
| EIM_DA2  | Input                 | BOOT_CFG2[3]                     |                                                                                       |
| EIM_DA3  | Input                 | BOOT_CFG2[2]                     |                                                                                       |
| EIM_DA4  | Input                 | BOOT_CFG3[7]                     |                                                                                       |
| EIM_DA5  | Input                 | BOOT_CFG3[6]                     |                                                                                       |
| EIM_DA6  | Input                 | BOOT_CFG3[5]                     |                                                                                       |
| EIM_DA7  | Input                 | BOOT_CFG3[4]                     |                                                                                       |
| EIM_DA8  | Input                 | BOOT_CFG3[3]                     |                                                                                       |
| EIM_DA9  | Input                 | BOOT_CFG3[2]                     |                                                                                       |
| EIM_DA10 | Input                 | BOOT_CFG3[1]                     |                                                                                       |

#### Table 107. Fuses and Associated Pins Used for Boot

# 5.2 Boot Devices Interfaces Allocation

Table 108 lists the interfaces that can be used by the boot process in accordance with the specific boot mode configuration. The table also describes the interface's specific modes and IOMUXC allocation, which are configured during boot when appropriate.

| Interface | IP Instance | Allocated Pads During Boot         | Comment               |
|-----------|-------------|------------------------------------|-----------------------|
| SPI       | CSPI        | EIM_A25, EIM_D21, EIM_D22, EIM_D28 | Only SS1 is supported |
| SPI       | ECSPI-1     | EIM_D[19:16]                       | Only SS1 is supported |
| SPI       | ECSPI-2     | CSI_DAT[10:8], EIM_LBA             | Only SS1 is supported |

#### Table 108. Interfaces Allocation During Boot

#### **Boot Mode Configuration**

| Interface  | IP Instance    | Allocated Pads During Boot                                                                                                                                 | Comment                                                                                                                                    |
|------------|----------------|------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------|
| EIM        | EIM            | EIM                                                                                                                                                        | <ul> <li>Lower 16 bit data bus A/D<br/>multiplexed or upper 16 bit data bus<br/>non multiplexed</li> <li>Only CS0 is supported.</li> </ul> |
| NAND Flash | EXTMC          | NAND                                                                                                                                                       | <ul> <li>8/16 bit</li> <li>NAND data can be muxed either over<br/>EIM data or PATA data</li> <li>Only CS0 is supported</li> </ul>          |
| SD/MMC     | eSDHCv2-1      | PATA_DATA[11:8], SD1_DATA[3:0], SD1_CMD,<br>SD1_CLK                                                                                                        | 1, 4 or 8 bit                                                                                                                              |
| SD/MMC     | eSDHCv2-2      | PATA_DATA[15:12], SD2_CLK, SD2_CMD,<br>SD2_DATA[3:0]                                                                                                       | 1, 4 or 8 bit                                                                                                                              |
| SD/MMC     | eSDHCv3-3      | PATA_RESET_B, PATA_IORDY, PATA_DA_0,<br>PATA_DATA[3:0], PATA_DATA[11:8]                                                                                    | 1, 4 or 8 bit                                                                                                                              |
| SD/MMC     | eSDHCv2-4      | PATA_DA1, PATA_DA_2, PATA_DATA[7:4],<br>PATA_DATA[15:12]                                                                                                   | 1, 4 or 8 bit                                                                                                                              |
| I2C        | I2C-1          | EIM_D21, EIM_D28                                                                                                                                           | _                                                                                                                                          |
| I2C        | I2C-2          | EIM_D16, EIM_EB2                                                                                                                                           | _                                                                                                                                          |
| I2C        | I2C-3          | EIM_D[18:17]                                                                                                                                               | -                                                                                                                                          |
| PATA       | PATA           | PATA_DIOW, PATA_DMACK, PATA_DMARQ,<br>PATA_BUFFER_EN, PATA_INTRQ, PATA_DIOR,<br>PATA_RESET_B, PATA_IORDY, PATA_DA_[2:0],<br>PATA_CS_[1:0], PATA_DATA[15:0] | _                                                                                                                                          |
| SATA       | SATA_PHY       | SATA_TXM, SATA_TXP, SATA_RXP, SATA_RXM,<br>SATA_REXT, SATA_REFCLKM, SATA_REFCLKP                                                                           | -                                                                                                                                          |
| UART       | UARTv2-1       | CSI0_DAT[11:10]                                                                                                                                            | RXD/TXD only                                                                                                                               |
| UART       | UARTv2-2       | PATA_DMARQ, PATA_BUFFER_EN                                                                                                                                 | RXD/TXD only                                                                                                                               |
| UART       | UARTv2-3       | EIM_D24, EIM_D25                                                                                                                                           | RXD/TXD only                                                                                                                               |
| UART       | UARTv2-4       | CSI0_DAT[13:12]                                                                                                                                            | RXD/TXD only                                                                                                                               |
| UART       | UARTv2-5       | CSI0_DAT[15:14]                                                                                                                                            | RXD/TXD only                                                                                                                               |
| USB        | USB-OTG<br>PHY | USB_H1_GPANAIO<br>USB_H1_RREFEXT<br>USB_H1_DP<br>USB_H1_DN<br>USB_H1_VBUS                                                                                  | _                                                                                                                                          |

#### Table 108. Interfaces Allocation During Boot (continued)

# 5.3 Power setup during Boot

By default, VDD\_DIG\_PLL is driven from internal on-die 1.2 V linear regulator (LDO). In order to achieve the standard operating mode (see VDD\_DIG\_PLL on Table 6), LDO output to VDD\_DIG\_PLL should be configured by software by boot code after power-up to 1.3 V output. This is done by programming the PLL1P2\_VREG bits.

This section includes the contact assignment information and mechanical package drawing.

# 6.1 19x19 mm Package Information

This section contains the outline drawing, signal assignment map, ground/power reference ID (by ball grid location) for the  $19 \times 19$  mm, 0.8 mm pitch package.

# 6.1.1 Case TEPBGA-2, 19 x 19 mm, 0.8 mm Pitch, 23 x 23 Ball Matrix

Figure 100 shows the top view of the  $19 \times 19$  mm package, Figure 101 shows the bottom view and the ball location (529 solder balls) of the  $19 \times 19$  mm package, and Figure 102 shows the side view of the  $19 \times 19$  mm package.



Figure 100. 19 x 19 mm Package Top View



Figure 101. 19 x 19 mm Package, 529 Solder Balls, Bottom View



Figure 102. 19 x 19 mm Package Side View

The following notes apply to Figure 100, Figure 101, and Figure 102.

- 1. All dimensions are in milimeters.
- 2. Dimensions and tolerencing per ASME Y14.5M1–994.

# 6.1.2 19 x 19 mm Signal Assignments, Power Rails, and I/O

Table 109 shows the device connection list for ground, power, sense, and reference contact signals.

Table 110 displays an alpha-sorted list of the signal assignments including associated power supplies. The table also includes out of reset pad state. Table 111 shows the package ball map.

# 6.1.2.1 19 x 19 mm Ground, Power, Sense, and Reference Contact Assignments

Table 109 shows the device connection list for ground, power, sense, and reference contact signals alpha-sorted by name.

#### Package Pin Name Package Pin Assignment(s) DDR VREF L17 GND A1, A11, A13, A18, A2, A22, A23, AA11, AA15, AA20, AA21, AB1, AB18, AB2, AB22, AB23, AC1, AC18, AC2, AC22, AC23, B1, B11, B13, B18, B23, C12, C20, C21, D19, E19, F19, F20, F21, F22, G19, G7, H10, H12, H8, J11, J13, J15, J17, J20, J9, K10, K12, K14, K16, K21, K8, L11, L13, L15, L7, L9, M10, M12, M14, M16, M8, N11, N13, N15, N9, P10, P12, P14, P16, P21, P7, P8, R11, R13, R15, R17, R20, R9, T10, T14, T16, T8, U15, U19, V15, V18, V19, V20, V21, V22, W19, Y14, Y15, Y19 NVCC\_CKIH G17 NVCC\_CSI R7 NVCC\_EIM\_MAIN U10, U9 NVCC\_EIM\_SEC U7 NVCC\_EMI\_DRAM H18, K17, N17, P17, T18 NVCC\_FEC F11 NVCC\_GPIO F8 NVCC JTAG G9 F7 NVCC\_KEYPAD NVCC\_LCD J6, J7 NVCC\_LVDS U13 NVCC\_LVDS\_BG U14 NVCC\_NANDF T12 NVCC\_PATA N7 NVCC\_RESET H16 NVCC\_SD1 H15

#### Table 109. 19 x 19 mm Ground, Power, Sense, and Reference Contact Assignments

| Package Pin Name | Package Pin Assignment(s)                                                                                                                                    |
|------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------|
| NVCC_SD2         | H14                                                                                                                                                          |
| NVCC_SRTC_POW    | V11                                                                                                                                                          |
| NVCC_XTAL        | V12                                                                                                                                                          |
| SVCC             | B22                                                                                                                                                          |
| SVDDGP           | B2                                                                                                                                                           |
| TVDAC_AHVDDRGB   | U17, V16                                                                                                                                                     |
| TVDAC_DHVDD      | U16                                                                                                                                                          |
| USB_H1_VDDA25    | F13                                                                                                                                                          |
| USB_H1_VDDA33    | G13                                                                                                                                                          |
| USB_OTG_VDDA25   | F14                                                                                                                                                          |
| USB_OTG_VDDA33   | G14                                                                                                                                                          |
| VCC              | H13, J14, J16, K13, K15, L14, L16, M11, M13, M15, M9, N10, N12, N14, N16, N8, P11, P13, P15, P9, R10, R12, R14, R16, R8, T11, T13, T15, T17, T7, T9, U18, U8 |
| VDDA             | G12, M17, M7, U12                                                                                                                                            |
| VDDAL1           | F9                                                                                                                                                           |
| VDD_ANA_PLL      | G16                                                                                                                                                          |
| VDD_DIG_PLL      | H17                                                                                                                                                          |
| VDD_FUSE         | G15                                                                                                                                                          |
| VDDGP            | G10, G11, G8, H11, H7, H9, J10, J12, J8, K11, K7, K9, L10, L12, L8                                                                                           |
| VDD_REG          | G18                                                                                                                                                          |
| VP               | A15, B15                                                                                                                                                     |
| VPH              | A9, B9                                                                                                                                                       |

Table 110 displays an alpha-sorted list of the signal assignments including power rails. The table also includes out of reset pad state.

|                       |                                  |               |                    | Out of Reset Condition <sup>1</sup> |                |                      |               |                   |  |
|-----------------------|----------------------------------|---------------|--------------------|-------------------------------------|----------------|----------------------|---------------|-------------------|--|
| Package Pin<br>Name A | Package<br>Pin<br>Assign<br>ment | Power Rail    | I/O Buffer<br>Type | Alt.<br>Mode                        | Block Instance | Block I/O            | Directio<br>n | Config./<br>Value |  |
| BOOT_MODE<br>0        | C18                              | NVCC_RESET    | LVIO               | ALT0                                | SRC            | src_BOOT_MOD<br>E[0] | Input         | 100 KΩ PD         |  |
| BOOT_MODE<br>1        | B20                              | NVCC_RESET    | LVIO               | ALT0                                | SRC            | src_BOOT_MOD<br>E[1] | Input         | 100 KΩ PD         |  |
| CKIH1                 | B21                              | NVCC_CKIH     | ANALOG             | ALT0                                | CAMP-<br>1     | camp1_CKIH           | Input         | Analog            |  |
| CKIH2                 | D18                              | NVCC_CKIH     | ANALOG             | ALT0                                | CAMP-<br>2     | camp2_CKIH           | Input         | Analog            |  |
| CKIL                  | AB10                             | NVCC_SRTC_POW | ANALOG             | —                                   | SRCT           | CKIL                 | —             | _                 |  |
| CSI0_DAT10            | R5                               | NVCC_CSI      | UHVIO              | ALT1                                | GPIO-5         | gpio5_GPIO[28]       | Input         | 100 KΩ PU         |  |
| CSI0_DAT11            | T2                               | NVCC_CSI      | UHVIO              | ALT1                                | GPIO-5         | gpio5_GPIO[29]       | Input         | 100 KΩ PU         |  |
| CSI0_DAT12            | Т3                               | NVCC_CSI      | UHVIO              | ALT1                                | GPIO-5         | gpio5_GPIO[30]       | Input         | 360 KΩ PD         |  |
| CSI0_DAT13            | Т6                               | NVCC_CSI      | UHVIO              | ALT1                                | GPIO-5         | gpio5_GPIO[31]       | Input         | 360 KΩ PD         |  |
| CSI0_DAT14            | U1                               | NVCC_CSI      | UHVIO              | ALT1                                | GPIO-6         | gpio6_GPIO[0]        | Input         | 360 KΩ PD         |  |
| CSI0_DAT15            | U2                               | NVCC_CSI      | UHVIO              | ALT1                                | GPIO-6         | gpio6_GPIO[1]        | Input         | 360 KΩ PD         |  |
| CSI0_DAT16            | T4                               | NVCC_CSI      | UHVIO              | ALT1                                | GPIO-6         | gpio6_GPIO[2]        | Input         | 360 KΩ PD         |  |
| CSI0_DAT17            | Т5                               | NVCC_CSI      | UHVIO              | ALT1                                | GPIO-6         | gpio6_GPIO[3]        | Input         | 360 KΩ PD         |  |
| CSI0_DAT18            | U3                               | NVCC_CSI      | UHVIO              | ALT1                                | GPIO-6         | gpio6_GPIO[4]        | Input         | 360 KΩ PD         |  |
| CSI0_DAT19            | U4                               | NVCC_CSI      | UHVIO              | ALT1                                | GPIO-6         | gpio6_GPIO[5]        | Input         | 360 KΩ PD         |  |
| CSI0_DAT4             | R1                               | NVCC_CSI      | UHVIO              | ALT1                                | GPIO-5         | gpio5_GPIO[22]       | Input         | 100 KΩ PU         |  |
| CSI0_DAT5             | R2                               | NVCC_CSI      | UHVIO              | ALT1                                | GPIO-5         | gpio5_GPIO[23]       | Input         | 360 KΩ PD         |  |
| CSI0_DAT6             | R6                               | NVCC_CSI      | UHVIO              | ALT1                                | GPIO-5         | gpio5_GPIO[24]       | Input         | 100 KΩ PU         |  |
| CSI0_DAT7             | R3                               | NVCC_CSI      | UHVIO              | ALT1                                | GPIO-5         | gpio5_GPIO[25]       | Input         | 100 KΩ PU         |  |
| CSI0_DAT8             | T1                               | NVCC_CSI      | UHVIO              | ALT1                                | GPIO-5         | gpio5_GPIO[26]       | Input         | 100 KΩ PU         |  |
| CSI0_DAT9             | R4                               | NVCC_CSI      | UHVIO              | ALT1                                | GPIO-5         | gpio5_GPIO[27]       | Input         | 360 KΩ PD         |  |
| CSI0_DATA_E<br>N      | P3                               | NVCC_CSI      | UHVIO              | ALT1                                | GPIO-5         | gpio5_GPIO[20]       | Input         | 100 KΩ PU         |  |
| CSI0_MCLK             | P2                               | NVCC_CSI      | UHVIO              | ALT1                                | GPIO-5         | gpio5_GPIO[19]       | Input         | 100 KΩ PU         |  |
| CSI0_PIXCLK           | P1                               | NVCC_CSI      | UHVIO              | ALT1                                | GPIO-5         | gpio5_GPIO[18]       | Input         | 100 KΩ PU         |  |
| CSI0_VSYNC            | P4                               | NVCC_CSI      | UHVIO              | ALT1                                | GPIO-5         | gpio5_GPIO[21]       | Input         | 100 KΩ PU         |  |

| Table 110. 19 x 19 mm | Signal Assignments, | Power Rails, and I/O |
|-----------------------|---------------------|----------------------|
|                       |                     |                      |

|                     |                                  |            |                    | Out of Reset Condition <sup>1</sup> |                |                |               |                   |  |
|---------------------|----------------------------------|------------|--------------------|-------------------------------------|----------------|----------------|---------------|-------------------|--|
| Package Pin<br>Name | Package<br>Pin<br>Assign<br>ment | Power Rail | I/O Buffer<br>Type | Alt.<br>Mode                        | Block Instance | Block I/O      | Directio<br>n | Config./<br>Value |  |
| DI0_DISP_CL<br>K    | H4                               | NVCC_LCD   | GPIO               | ALT1                                | GPIO-4         | gpio4_GPIO[16] | Input         | 100 KΩ PU         |  |
| DI0_PIN15           | E4                               | NVCC_LCD   | GPIO               | ALT1                                | GPIO-4         | gpio4_GPIO[17] | Input         | 100 KΩ PU         |  |
| DI0_PIN2            | D3                               | NVCC_LCD   | GPIO               | ALT1                                | GPIO-4         | gpio4_GPIO[18] | Input         | 100 KΩ PU         |  |
| DI0_PIN3            | C2                               | NVCC_LCD   | GPIO               | ALT1                                | GPIO-4         | gpio4_GPIO[19] | Input         | 100 KΩ PU         |  |
| DI0_PIN4            | D2                               | NVCC_LCD   | GPIO               | ALT1                                | GPIO-4         | gpio4_GPIO[20] | Input         | 100 KΩ PU         |  |
| DISP0_DAT0          | J5                               | NVCC_LCD   | GPIO               | ALT1                                | GPIO-4         | gpio4_GPIO[21] | Input         | 100 KΩ PD         |  |
| DISP0_DAT1          | J4                               | NVCC_LCD   | GPIO               | ALT1                                | GPIO-4         | gpio4_GPIO[22] | Input         | 100 KΩ PD         |  |
| DISP0_DAT10         | G3                               | NVCC_LCD   | GPIO               | ALT1                                | GPIO-4         | gpio4_GPIO[31] | Input         | 100 KΩ PU         |  |
| DISP0_DAT11         | H5                               | NVCC_LCD   | GPIO               | ALT1                                | GPIO-5         | gpio5_GPIO[5]  | Input         | 100 KΩ PD         |  |
| DISP0_DAT12         | H1                               | NVCC_LCD   | GPIO               | ALT1                                | GPIO-5         | gpio5_GPIO[6]  | Input         | 100 KΩ PU         |  |
| DISP0_DAT13         | E1                               | NVCC_LCD   | GPIO               | ALT1                                | GPIO-5         | gpio5_GPIO[7]  | Input         | 100 KΩ PU         |  |
| DISP0_DAT14         | F2                               | NVCC_LCD   | GPIO               | ALT1                                | GPIO-5         | gpio5_GPIO[8]  | Input         | 100 KΩ PU         |  |
| DISP0_DAT15         | F3                               | NVCC_LCD   | GPIO               | ALT1                                | GPIO-5         | gpio5_GPIO[9]  | Input         | 100 KΩ PU         |  |
| DISP0_DAT16         | D1                               | NVCC_LCD   | GPIO               | ALT1                                | GPIO-5         | gpio5_GPIO[10] | Input         | 100 KΩ PU         |  |
| DISP0_DAT17         | F5                               | NVCC_LCD   | GPIO               | ALT1                                | GPIO-5         | gpio5_GPIO[11] | Input         | 100 KΩ PU         |  |
| DISP0_DAT18         | G4                               | NVCC_LCD   | GPIO               | ALT1                                | GPIO-5         | gpio5_GPIO[12] | Input         | 100 KΩ PU         |  |
| DISP0_DAT19         | G5                               | NVCC_LCD   | GPIO               | ALT1                                | GPIO-5         | gpio5_GPIO[13] | Input         | 100 KΩ PU         |  |
| DISP0_DAT2          | H2                               | NVCC_LCD   | GPIO               | ALT1                                | GPIO-4         | gpio4_GPIO[23] | Input         | 100 KΩ PD         |  |
| DISP0_DAT20         | F4                               | NVCC_LCD   | GPIO               | ALT1                                | GPIO-5         | gpio5_GPIO[14] | Input         | 100 KΩ PU         |  |
| DISP0_DAT21         | C1                               | NVCC_LCD   | GPIO               | ALT1                                | GPIO-5         | gpio5_GPIO[15] | Input         | 100 KΩ PU         |  |
| DISP0_DAT22         | E3                               | NVCC_LCD   | GPIO               | ALT1                                | GPIO-5         | gpio5_GPIO[16] | Input         | 100 KΩ PU         |  |
| DISP0_DAT23         | C3                               | NVCC_LCD   | GPIO               | ALT1                                | GPIO-5         | gpio5_GPIO[17] | Input         | 100 KΩ PU         |  |
| DISP0_DAT3          | F1                               | NVCC_LCD   | GPIO               | ALT1                                | GPIO-4         | gpio4_GPIO[24] | Input         | 100 KΩ PD         |  |
| DISP0_DAT4          | G2                               | NVCC_LCD   | GPIO               | ALT1                                | GPIO-4         | gpio4_GPIO[25] | Input         | 100 KΩ PD         |  |
| DISP0_DAT5          | H3                               | NVCC_LCD   | GPIO               | ALT1                                | GPIO-4         | gpio4_GPIO[26] | Input         | 100 KΩ PD         |  |
| DISP0_DAT6          | G1                               | NVCC_LCD   | GPIO               | ALT1                                | GPIO-4         | gpio4_GPIO[27] | Input         | 100 KΩ PD         |  |
| DISP0_DAT7          | H6                               | NVCC_LCD   | GPIO               | ALT1                                | GPIO-4         | gpio4_GPIO[28] | Input         | 100 KΩ PD         |  |
| DISP0_DAT8          | G6                               | NVCC_LCD   | GPIO               | ALT1                                | GPIO-4         | gpio4_GPIO[29] | Input         | 100 KΩ PU         |  |

Table 110. 19 x 19 mm Signal Assignments, Power Rails, and I/O (continued)

|                      |                                  |               |                    | Out of Reset Condition <sup>1</sup> |                |                                                                                                      |               |                   |  |
|----------------------|----------------------------------|---------------|--------------------|-------------------------------------|----------------|------------------------------------------------------------------------------------------------------|---------------|-------------------|--|
| Package Pin<br>Name  | Package<br>Pin<br>Assign<br>ment | Power Rail    | I/O Buffer<br>Type | Alt.<br>Mode                        | Block Instance | Block I/O                                                                                            | Directio<br>n | Config./<br>Value |  |
| DISP0_DAT9           | E2                               | NVCC_LCD      | GPIO               | ALT1                                | GPIO-4         | gpio4_GPIO[30]                                                                                       | Input         | 100 KΩ PU         |  |
| DRAM_A0              | M19                              | NVCC_EMI_DRAM | DDR3               | ALT0                                | EXTMC          | emi_DRAM_A[0]                                                                                        | Output        | Low               |  |
| DRAM_A1              | L21                              | NVCC_EMI_DRAM | DDR3               | ALT0                                | EXTMC          | emi_DRAM_A[1]                                                                                        | Output        | Low               |  |
| DRAM_A10             | K19                              | NVCC_EMI_DRAM | DDR3               | ALT0                                | EXTMC          | emi_DRAM_A[10<br>]                                                                                   | Output        | Low               |  |
| DRAM_A11             | L22                              | NVCC_EMI_DRAM | DDR3               | ALT0                                | EXTMC          | emi_DRAM_A[11<br>]                                                                                   | Output        | Low               |  |
| DRAM_A12             | L20                              | NVCC_EMI_DRAM | DDR3               | ALT0                                | EXTMC          | emi_DRAM_A[12<br>]                                                                                   | Output        | Low               |  |
| DRAM_A13             | L23                              | NVCC_EMI_DRAM | DDR3               | ALT0                                | EXTMC          | emi_DRAM_A[13<br>]                                                                                   | Output        | Low               |  |
| DRAM_A14             | N18                              | NVCC_EMI_DRAM | DDR3               | ALT0                                | EXTMC          | emi_DRAM_A[14<br>]                                                                                   | Output        | Low               |  |
| DRAM_A15             | M18                              | NVCC_EMI_DRAM | DDR3               | ALT0                                | EXTMC          | emi_DRAM_A[15<br>]                                                                                   | Output        | Low               |  |
| DRAM_A2              | M20                              | NVCC_EMI_DRAM | DDR3               | ALT0                                | EXTMC          | emi_DRAM_A[2]                                                                                        | Output        | Low               |  |
| DRAM_A3              | N20                              | NVCC_EMI_DRAM | DDR3               | ALT0                                | EXTMC          | emi_DRAM_A[3]                                                                                        | Output        | Low               |  |
| DRAM_A4              | K20                              | NVCC_EMI_DRAM | DDR3               | ALT0                                | EXTMC          | emi_DRAM_A[4]                                                                                        | Output        | Low               |  |
| DRAM_A5              | N21                              | NVCC_EMI_DRAM | DDR3               | ALT0                                | EXTMC          | emi_DRAM_A[5]                                                                                        | Output        | Low               |  |
| DRAM_A6              | M22                              | NVCC_EMI_DRAM | DDR3               | ALT0                                | EXTMC          | emi_DRAM_A[6]                                                                                        | Output        | Low               |  |
| DRAM_A7              | N22                              | NVCC_EMI_DRAM | DDR3               | ALT0                                | EXTMC          | emi_DRAM_A[7]                                                                                        | Output        | Low               |  |
| DRAM_A8              | N23                              | NVCC_EMI_DRAM | DDR3               | ALT0                                | EXTMC          | emi_DRAM_A[8]                                                                                        | Output        | Low               |  |
| DRAM_A9              | M21                              | NVCC_EMI_DRAM | DDR3               | ALT0                                | EXTMC          | emi_DRAM_A[9]                                                                                        | Output        | Low               |  |
| DRAM_CALIB<br>RATION | M23                              | NVCC_EMI_DRAM | special            | _                                   | _              | (used in DRAM<br>driver calibration.<br>See Special<br>Signal<br>Considerations<br>{add xref} above) | Input         | —                 |  |
| DRAM_CAS             | L18                              | NVCC_EMI_DRAM | DDR3               | ALT0                                | EXTMC          | emi_DRAM_CAS                                                                                         | Output        | High              |  |
| DRAM_CS0             | K18                              | NVCC_EMI_DRAM | DDR3               | ALT0                                | EXTMC          | emi_DRAM_CS[<br>0]                                                                                   | Output        | High              |  |
| DRAM_CS1             | P19                              | NVCC_EMI_DRAM | DDR3               | ALT0                                | EXTMC          | emi_DRAM_CS[<br>1]                                                                                   | Output        | High              |  |

### Table 110. 19 x 19 mm Signal Assignments, Power Rails, and I/O (continued)

|                       |                                  |               |                    | Out of Reset Condition <sup>1</sup> |                |                    |               |                   |
|-----------------------|----------------------------------|---------------|--------------------|-------------------------------------|----------------|--------------------|---------------|-------------------|
| Package Pin<br>Name A | Package<br>Pin<br>Assign<br>ment | Power Rail    | I/O Buffer<br>Type | Alt.<br>Mode                        | Block Instance | Block I/O          | Directio<br>n | Config./<br>Value |
| DRAM_D0               | H20                              | NVCC_EMI_DRAM | DDR3               | ALT0                                | EXTMC          | emi_DRAM_D[0]      | Output        | High              |
| DRAM_D1               | G21                              | NVCC_EMI_DRAM | DDR3               | ALT0                                | EXTMC          | emi_DRAM_D[1]      | Output        | High              |
| DRAM_D10              | E22                              | NVCC_EMI_DRAM | DDR3               | ALT0                                | EXTMC          | emi_DRAM_D[10<br>] | Output        | High              |
| DRAM_D11              | D20                              | NVCC_EMI_DRAM | DDR3               | ALT0                                | EXTMC          | emi_DRAM_D[11<br>] | Output        | High              |
| DRAM_D12              | E23                              | NVCC_EMI_DRAM | DDR3               | ALT0                                | EXTMC          | emi_DRAM_D[12<br>] | Output        | High              |
| DRAM_D13              | C23                              | NVCC_EMI_DRAM | DDR3               | ALT0                                | EXTMC          | emi_DRAM_D[13<br>] | Output        | High              |
| DRAM_D14              | F23                              | NVCC_EMI_DRAM | DDR3               | ALT0                                | EXTMC          | emi_DRAM_D[14<br>] | Output        | High              |
| DRAM_D15              | C22                              | NVCC_EMI_DRAM | DDR3               | ALT0                                | EXTMC          | emi_DRAM_D[15<br>] | Output        | High              |
| DRAM_D16              | U20                              | NVCC_EMI_DRAM | DDR3               | ALT0                                | EXTMC          | emi_DRAM_D[16<br>] | Output        | High              |
| DRAM_D17              | T21                              | NVCC_EMI_DRAM | DDR3               | ALT0                                | EXTMC          | emi_DRAM_D[17<br>] | Output        | High              |
| DRAM_D18              | U21                              | NVCC_EMI_DRAM | DDR3               | ALT0                                | EXTMC          | emi_DRAM_D[18<br>] | Output        | High              |
| DRAM_D19              | R21                              | NVCC_EMI_DRAM | DDR3               | ALT0                                | EXTMC          | emi_DRAM_D[19<br>] | Output        | High              |
| DRAM_D2               | J21                              | NVCC_EMI_DRAM | DDR3               | ALT0                                | EXTMC          | emi_DRAM_D[2]      | Output        | High              |
| DRAM_D20              | U23                              | NVCC_EMI_DRAM | DDR3               | ALT0                                | EXTMC          | emi_DRAM_D[20<br>] | Output        | High              |
| DRAM_D21              | R22                              | NVCC_EMI_DRAM | DDR3               | ALT0                                | EXTMC          | emi_DRAM_D[21<br>] | Output        | High              |
| DRAM_D22              | U22                              | NVCC_EMI_DRAM | DDR3               | ALT0                                | EXTMC          | emi_DRAM_D[22<br>] | Output        | High              |
| DRAM_D23              | R23                              | NVCC_EMI_DRAM | DDR3               | ALT0                                | EXTMC          | emi_DRAM_D[23<br>] | Output        | High              |
| DRAM_D24              | Y20                              | NVCC_EMI_DRAM | DDR3               | ALT0                                | EXTMC          | emi_DRAM_D[24<br>] | Output        | High              |
| DRAM_D25              | W21                              | NVCC_EMI_DRAM | DDR3               | ALT0                                | EXTMC          | emi_DRAM_D[25<br>] | Output        | High              |

Table 110. 19 x 19 mm Signal Assignments, Power Rails, and I/O (continued)

|                     |                                  |               |                    |              |                | Out of Reset Con     | dition <sup>1</sup> |                   |
|---------------------|----------------------------------|---------------|--------------------|--------------|----------------|----------------------|---------------------|-------------------|
| Package Pin<br>Name | Package<br>Pin<br>Assign<br>ment | Power Rail    | I/O Buffer<br>Type | Alt.<br>Mode | Block Instance | Block I/O            | Directio<br>n       | Config./<br>Value |
| DRAM_D26            | Y21                              | NVCC_EMI_DRAM | DDR3               | ALT0         | EXTMC          | emi_DRAM_D[26<br>]   | Output              | High              |
| DRAM_D27            | W22                              | NVCC_EMI_DRAM | DDR3               | ALT0         | EXTMC          | emi_DRAM_D[27<br>]   | Output              | High              |
| DRAM_D28            | AA23                             | NVCC_EMI_DRAM | DDR3               | ALT0         | EXTMC          | emi_DRAM_D[28<br>]   | Output              | High              |
| DRAM_D29            | V23                              | NVCC_EMI_DRAM | DDR3               | ALT0         | EXTMC          | emi_DRAM_D[29<br>]   | Output              | High              |
| DRAM_D3             | G20                              | NVCC_EMI_DRAM | DDR3               | ALT0         | EXTMC          | emi_DRAM_D[3]        | Output              | High              |
| DRAM_D30            | AA22                             | NVCC_EMI_DRAM | DDR3               | ALT0         | EXTMC          | emi_DRAM_D[30<br>]   | Output              | High              |
| DRAM_D31            | W23                              | NVCC_EMI_DRAM | DDR3               | ALT0         | EXTMC          | emi_DRAM_D[31<br>]   | Output              | High              |
| DRAM_D4             | J23                              | NVCC_EMI_DRAM | DDR3               | ALT0         | EXTMC          | emi_DRAM_D[4]        | Output              | High              |
| DRAM_D5             | G23                              | NVCC_EMI_DRAM | DDR3               | ALT0         | EXTMC          | emi_DRAM_D[5]        | Output              | High              |
| DRAM_D6             | J22                              | NVCC_EMI_DRAM | DDR3               | ALT0         | EXTMC          | emi_DRAM_D[6]        | Output              | High              |
| DRAM_D7             | G22                              | NVCC_EMI_DRAM | DDR3               | ALT0         | EXTMC          | emi_DRAM_D[7]        | Output              | High              |
| DRAM_D8             | E21                              | NVCC_EMI_DRAM | DDR3               | ALT0         | EXTMC          | emi_DRAM_D[8]        | Output              | High              |
| DRAM_D9             | D21                              | NVCC_EMI_DRAM | DDR3               | ALT0         | EXTMC          | emi_DRAM_D[9]        | Output              | High              |
| DRAM_DQM0           | H21                              | NVCC_EMI_DRAM | DDR3               | ALT0         | EXTMC          | emi_DRAM_DQ<br>M[0]  | Output              | Low               |
| DRAM_DQM1           | E20                              | NVCC_EMI_DRAM | DDR3               | ALT0         | EXTMC          | emi_DRAM_DQ<br>M[1]  | Output              | Low               |
| DRAM_DQM2           | T20                              | NVCC_EMI_DRAM | DDR3               | ALT0         | EXTMC          | emi_DRAM_DQ<br>M[2]  | Output              | Low               |
| DRAM_DQM3           | W20                              | NVCC_EMI_DRAM | DDR3               | ALT0         | EXTMC          | emi_DRAM_DQ<br>M[3]  | Output              | Low               |
| DRAM_RAS            | J19                              | NVCC_EMI_DRAM | DDR3               | ALT0         | EXTMC          | emi_DRAM_RAS         | Output              | High              |
| DRAM_RESE<br>T      | P18                              | NVCC_EMI_DRAM | DDR3               | ALT0         | EXTMC          | emi_DRAM_RES<br>ET   | Output              | Low               |
| DRAM_SDBA<br>0      | R19                              | NVCC_EMI_DRAM | DDR3               | ALT0         | EXTMC          | emi_DRAM_SDB<br>A[0] | Output              | Low               |
| DRAM_SDBA<br>1      | P20                              | NVCC_EMI_DRAM | DDR3               | ALT0         | EXTMC          | emi_DRAM_SDB<br>A[1] | Output              | Low               |

### Table 110. 19 x 19 mm Signal Assignments, Power Rails, and I/O (continued)

|                     |                                  |               |                    |              |                | Out of Reset Con       | dition <sup>1</sup> |                   |
|---------------------|----------------------------------|---------------|--------------------|--------------|----------------|------------------------|---------------------|-------------------|
| Package Pin<br>Name | Package<br>Pin<br>Assign<br>ment | Power Rail    | I/O Buffer<br>Type | Alt.<br>Mode | Block Instance | Block I/O              | Directio<br>n       | Config./<br>Value |
| DRAM_SDBA<br>2      | N19                              | NVCC_EMI_DRAM | DDR3               | ALT0         | EXTMC          | emi_DRAM_SDB<br>A[2]   | Output              | Low               |
| DRAM_SDCK<br>E0     | H19                              | NVCC_EMI_DRAM | DDR3               | ALT0         | EXTMC          | emi_DRAM_SDC<br>KE[0]  | Output              | Low               |
| DRAM_SDCK<br>E1     | T19                              | NVCC_EMI_DRAM | DDR3               | ALT0         | EXTMC          | emi_DRAM_SDC<br>KE[1]  | Output              | Low               |
| DRAM_SDCL<br>K_0    | K23                              | NVCC_EMI_DRAM | DDR3CLK            | ALT0         | EXTMC          | emi_DRAM_SDC<br>LK0    | Output              | Floating          |
| DRAM_SDCL<br>K_0_B  | K22                              | NVCC_EMI_DRAM | DDR3CLK            | ALT0         | EXTMC          | emi_DRAM_SDC<br>LK0_B  | Output              | Floating          |
| DRAM_SDCL<br>K_1    | P22                              | NVCC_EMI_DRAM | DDR3CLK            | ALT0         | EXTMC          | emi_DRAM_SDC<br>LK1    | Output              | Floating          |
| DRAM_SDCL<br>K_1_B  | P23                              | NVCC_EMI_DRAM | DDR3CLK            | ALT0         | EXTMC          | emi_DRAM_SDC<br>LK1_B  | Output              | Floating          |
| DRAM_SDOD<br>T0     | J18                              | NVCC_EMI_DRAM | DDR3               | ALT0         | EXTMC          | emi_DRAM_ODT<br>[0]    | Output              | Low               |
| DRAM_SDOD<br>T1     | R18                              | NVCC_EMI_DRAM | DDR3               | ALT0         | EXTMC          | emi_DRAM_ODT<br>[1]    | Output              | Low               |
| DRAM_SDQS<br>0      | H23                              | NVCC_EMI_DRAM | DDR3CLK            | ALT0         | EXTMC          | emi_DRAM_SDQ<br>S[0]   | Input               | Low               |
| DRAM_SDQS<br>0_B    | H22                              | NVCC_EMI_DRAM | DDR3CLK            | ALT0         | EXTMC          | emi_DRAM_SDQ<br>S_B[0] | Input               | High              |
| DRAM_SDQS<br>1      | D23                              | NVCC_EMI_DRAM | DDR3CLK            | ALT0         | EXTMC          | emi_DRAM_SDQ<br>S[1]   | Input               | Low               |
| DRAM_SDQS<br>1_B    | D22                              | NVCC_EMI_DRAM | DDR3CLK            | ALT0         | EXTMC          | emi_DRAM_SDQ<br>S_B[1] | Input               | High              |
| DRAM_SDQS<br>2      | T22                              | NVCC_EMI_DRAM | DDR3CLK            | ALT0         | EXTMC          | emi_DRAM_SDQ<br>S[2]   | Input               | Low               |
| DRAM_SDQS<br>2_B    | T23                              | NVCC_EMI_DRAM | DDR3CLK            | ALT0         | EXTMC          | emi_DRAM_SDQ<br>S_B[2] | Input               | High              |
| DRAM_SDQS<br>3      | Y22                              | NVCC_EMI_DRAM | DDR3CLK            | ALT0         | EXTMC          | emi_DRAM_SDQ<br>S[3]   | Input               | Low               |
| DRAM_SDQS<br>3_B    | Y23                              | NVCC_EMI_DRAM | DDR3CLK            | ALT0         | EXTMC          | emi_DRAM_SDQ<br>S_B[3] | Input               | High              |
| DRAM_SDWE           | L19                              | NVCC_EMI_DRAM | DDR3               | ALT0         | EXTMC          | emi_DRAM_SD<br>WE      | Output              | High              |

### Table 110. 19 x 19 mm Signal Assignments, Power Rails, and I/O (continued)

|                     |                                  |               |                    |              |                | Out of Reset Con                              | dition <sup>1</sup> |                   |
|---------------------|----------------------------------|---------------|--------------------|--------------|----------------|-----------------------------------------------|---------------------|-------------------|
| Package Pin<br>Name | Package<br>Pin<br>Assign<br>ment | Power Rail    | I/O Buffer<br>Type | Alt.<br>Mode | Block Instance | Block I/O                                     | Directio<br>n       | Config./<br>Value |
| ECKIL               | AC10                             | NVCC_SRTC_POW | ANALOG             | —            | SRTC           | ECKIL {no block<br>I/O by this name<br>in RM} | _                   | _                 |
| EIM_A16             | AA5                              | NVCC_EIM_MAIN | UHVIO              | ALT0         | EXTMC          | emi_EIM_A[16]                                 | Output <sup>2</sup> | —                 |
| EIM_A17             | V7                               | NVCC_EIM_MAIN | UHVIO              | ALT0         | EXTMC          | emi_EIM_A[17]                                 | Output <sup>2</sup> | _                 |
| EIM_A18             | AB3                              | NVCC_EIM_MAIN | UHVIO              | ALT0         | EXTMC          | emi_EIM_A[18]                                 | Output <sup>2</sup> | —                 |
| EIM_A19             | W7                               | NVCC_EIM_MAIN | UHVIO              | ALT0         | EXTMC          | emi_EIM_A[19]                                 | Output <sup>2</sup> | —                 |
| EIM_A20             | Y6                               | NVCC_EIM_MAIN | UHVIO              | ALT0         | EXTMC          | emi_EIM_A[20]                                 | Output <sup>2</sup> | —                 |
| EIM_A21             | AA4                              | NVCC_EIM_MAIN | UHVIO              | ALT0         | EXTMC          | emi_EIM_A[21]                                 | Output <sup>2</sup> | —                 |
| EIM_A22             | AA3                              | NVCC_EIM_MAIN | UHVIO              | ALT0         | EXTMC          | emi_EIM_A[22]                                 | Output <sup>2</sup> | —                 |
| EIM_A23             | V6                               | NVCC_EIM_MAIN | UHVIO              | ALT0         | EXTMC          | emi_EIM_A[23]                                 | Output              | _                 |
| EIM_A24             | Y5                               | NVCC_EIM_MAIN | UHVIO              | ALT0         | EXTMC          | emi_EIM_A[24]                                 | Output              | _                 |
| EIM_A25             | W6                               | NVCC_EIM_MAIN | UHVIO              | ALT0         | EXTMC          | emi_EIM_A[25]                                 | Output              | _                 |
| EIM_BCLK            | W11                              | NVCC_EIM_MAIN | UHVIO              | ALT0         | EXTMC          | emi_EIM_BCLK                                  | Output              | _                 |
| EIM_CS0             | W8                               | NVCC_EIM_MAIN | UHVIO              | ALT0         | EXTMC          | emi_EIM_CS[0]                                 | Output              | _                 |
| EIM_CS1             | Y7                               | NVCC_EIM_MAIN | UHVIO              | ALT0         | EXTMC          | emi_EIM_CS[1]                                 | Output              | —                 |
| EIM_D16             | U6                               | NVCC_EIM_SEC  | UHVIO              | ALT1         | GPIO-3         | gpio3_GPIO[16]                                | Input               | 100 KΩ PU         |
| EIM_D17             | U5                               | NVCC_EIM_SEC  | UHVIO              | ALT1         | GPIO-3         | gpio3_GPIO[17]                                | Input               | 100 KΩ PU         |
| EIM_D18             | V1                               | NVCC_EIM_SEC  | UHVIO              | ALT1         | GPIO-3         | gpio3_GPIO[18]                                | Input               | 100 KΩ PU         |
| EIM_D19             | V2                               | NVCC_EIM_SEC  | UHVIO              | ALT1         | GPIO-3         | gpio3_GPIO[19]                                | Input               | 100 KΩ PU         |
| EIM_D20             | W1                               | NVCC_EIM_SEC  | UHVIO              | ALT1         | GPIO-3         | gpio3_GPIO[20]                                | Input               | 100 KΩ PU         |
| EIM_D21             | V3                               | NVCC_EIM_SEC  | UHVIO              | ALT1         | GPIO-3         | gpio3_GPIO[21]                                | Input               | 100 KΩ PU         |
| EIM_D22             | W2                               | NVCC_EIM_SEC  | UHVIO              | ALT1         | GPIO-3         | gpio3_GPIO[22]                                | Input               | 360 KΩ PD         |
| EIM_D23             | Y1                               | NVCC_EIM_SEC  | UHVIO              | ALT1         | GPIO-3         | gpio3_GPIO[23]                                | Input               | 100 KΩ PU         |
| EIM_D24             | Y2                               | NVCC_EIM_SEC  | UHVIO              | ALT1         | GPIO-3         | gpio3_GPIO[24]                                | Input               | 100 KΩ PU         |
| EIM_D25             | W3                               | NVCC_EIM_SEC  | UHVIO              | ALT1         | GPIO-3         | gpio3_GPIO[25]                                | Input               | 100 KΩ PU         |
| EIM_D26             | V5                               | NVCC_EIM_SEC  | UHVIO              | ALT1         | GPIO-3         | gpio3_GPIO[26]                                | Input               | 100 KΩ PU         |
| EIM_D27             | V4                               | NVCC_EIM_SEC  | UHVIO              | ALT1         | GPIO-3         | gpio3_GPIO[27]                                | Input               | 100 KΩ PU         |
| EIM_D28             | AA1                              | NVCC_EIM_SEC  | UHVIO              | ALT1         | GPIO-3         | gpio3_GPIO[28]                                | Input               | 100 KΩ PU         |
| EIM_D29             | AA2                              | NVCC_EIM_SEC  | UHVIO              | ALT1         | GPIO-3         | gpio3_GPIO[29]                                | Input               | 100 KΩ PU         |

| Table 110. 19 x 19 mm Signal Assignments, | Power Rails, and I/O (continued) |
|-------------------------------------------|----------------------------------|
|-------------------------------------------|----------------------------------|

|                     |                                  |               |                    |              |                | Out of Reset Con        | dition <sup>1</sup> |                   |
|---------------------|----------------------------------|---------------|--------------------|--------------|----------------|-------------------------|---------------------|-------------------|
| Package Pin<br>Name | Package<br>Pin<br>Assign<br>ment | Power Rail    | I/O Buffer<br>Type | Alt.<br>Mode | Block Instance | Block I/O               | Directio<br>n       | Config./<br>Value |
| EIM_D30             | W4                               | NVCC_EIM_SEC  | UHVIO              | ALT1         | GPIO-3         | gpio3_GPIO[30]          | Input               | 100 KΩ PU         |
| EIM_D31             | W5                               | NVCC_EIM_SEC  | UHVIO              | ALT1         | GPIO-3         | gpio3_GPIO[31]          | Input               | 360 KΩ PD         |
| EIM_DA0             | Y8                               | NVCC_EIM_MAIN | UHVIO              | ALT0         | EXTMC          | emi_NAND_EIM<br>_DA[0]  | Input <sup>2</sup>  | 100 KΩ PU         |
| EIM_DA1             | AC4                              | NVCC_EIM_MAIN | UHVIO              | ALT0         | EXTMC          | emi_NAND_EIM<br>_DA[1]  | Input <sup>2</sup>  | 100 KΩ PU         |
| EIM_DA10            | AB7                              | NVCC_EIM_MAIN | UHVIO              | ALT0         | EXTMC          | emi_NAND_EIM<br>_DA[10] | Input <sup>2</sup>  | 100 KΩ PU         |
| EIM_DA11            | AC6                              | NVCC_EIM_MAIN | UHVIO              | ALT0         | EXTMC          | emi_NAND_EIM<br>_DA[11] | Input               | 100 KΩ PU         |
| EIM_DA12            | V10                              | NVCC_EIM_MAIN | UHVIO              | ALT0         | EXTMC          | emi_NAND_EIM<br>_DA[12] | Input               | 100 KΩ PU         |
| EIM_DA13            | AC7                              | NVCC_EIM_MAIN | UHVIO              | ALT0         | EXTMC          | emi_NAND_EIM<br>_DA[13] | Input               | 100 KΩ PU         |
| EIM_DA14            | Y10                              | NVCC_EIM_MAIN | UHVIO              | ALT0         | EXTMC          | emi_NAND_EIM<br>_DA[14] | Input               | 100 KΩ PU         |
| EIM_DA15            | AA9                              | NVCC_EIM_MAIN | UHVIO              | ALT0         | EXTMC          | emi_NAND_EIM<br>_DA[15] | Input               | 100 KΩ PU         |
| EIM_DA2             | AA7                              | NVCC_EIM_MAIN | UHVIO              | ALT0         | EXTMC          | emi_NAND_EIM<br>_DA[2]  | Input <sup>2</sup>  | 100 KΩ PU         |
| EIM_DA3             | W9                               | NVCC_EIM_MAIN | UHVIO              | ALT0         | EXTMC          | emi_NAND_EIM<br>_DA[3]  | Input <sup>2</sup>  | 100 KΩ PU         |
| EIM_DA4             | AB6                              | NVCC_EIM_MAIN | UHVIO              | ALT0         | EXTMC          | emi_NAND_EIM<br>_DA[4]  | Input <sup>2</sup>  | 100 KΩ PU         |
| EIM_DA5             | V9                               | NVCC_EIM_MAIN | UHVIO              | ALT0         | EXTMC          | emi_NAND_EIM<br>_DA[5]  | Input <sup>2</sup>  | 100 KΩ PU         |
| EIM_DA6             | Y9                               | NVCC_EIM_MAIN | UHVIO              | ALT0         | EXTMC          | emi_NAND_EIM<br>_DA[6]  | Input <sup>2</sup>  | 100 KΩ PU         |
| EIM_DA7             | AC5                              | NVCC_EIM_MAIN | UHVIO              | ALT0         | EXTMC          | emi_NAND_EIM<br>_DA[7]  | Input <sup>2</sup>  | 100 KΩ PU         |
| EIM_DA8             | AA8                              | NVCC_EIM_MAIN | UHVIO              | ALT0         | EXTMC          | emi_NAND_EIM<br>_DA[8]  | Input <sup>2</sup>  | 100 KΩ PU         |
| EIM_DA9             | W10                              | NVCC_EIM_MAIN | UHVIO              | ALT0         | EXTMC          | emi_NAND_EIM<br>_DA[9]  | Input <sup>2</sup>  | 100 KΩ PU         |
| EIM_EB0             | AC3                              | NVCC_EIM_MAIN | UHVIO              | ALT0         | EXTMC          | emi_EIM_EB[0]           | Output <sup>2</sup> | —                 |

Table 110. 19 x 19 mm Signal Assignments, Power Rails, and I/O (continued)

|                     |                                  |                    |                    |              |                | Out of Reset Con          | dition <sup>1</sup> |                   |
|---------------------|----------------------------------|--------------------|--------------------|--------------|----------------|---------------------------|---------------------|-------------------|
| Package Pin<br>Name | Package<br>Pin<br>Assign<br>ment | Power Rail         | I/O Buffer<br>Type | Alt.<br>Mode | Block Instance | Block I/O                 | Directio<br>n       | Config./<br>Value |
| EIM_EB1             | AB5                              | NVCC_EIM_MAIN      | UHVIO              | ALT0         | EXTMC          | emi_EIM_EB[1]             | Output <sup>2</sup> | —                 |
| EIM_EB2             | Y3                               | NVCC_EIM_MAIN      | UHVIO              | ALT1         | GPIO-2         | gpio2_GPIO[30]            | Input               | 100 KΩ PU         |
| EIM_EB3             | Y4                               | NVCC_EIM_MAIN      | UHVIO              | ALT1         | GPIO-2         | gpio2_GPIO[31]            | Input               | 100 KΩ PU         |
| EIM_LBA             | AA6                              | NVCC_EIM_MAIN      | UHVIO              | ALT0         | EXTMC          | emi_EIM_LBA               | Output <sup>2</sup> | —                 |
| EIM_OE              | V8                               | NVCC_EIM_MAIN      | UHVIO              | ALT0         | EXTMC          | emi_EIM_OE                | Output              | —                 |
| EIM_RW              | AB4                              | NVCC_EIM_MAIN      | UHVIO              | ALT0         | EXTMC          | emi_EIM_RW                | Output              | —                 |
| EIM_WAIT            | AB9                              | NVCC_EIM_MAIN      | UHVIO              | ALT0         | EXTMC          | emi_EIM_WAIT              | Output              | —                 |
| EXTAL               | AB11                             | NVCC_XTAL          | ANALOG             | —            | EXTAL<br>OSC   | EXTAL                     | —                   | _                 |
| FASTR_ANA           | E18                              | NVCC_CKIH          | ANALOG             | _            | _              | (reserved, tie to ground) | —                   | —                 |
| FASTR_DIG           | E17                              | NVCC_CKIH          | ANALOG             | —            | _              | (reserved, tie to ground) | —                   | —                 |
| FEC_CRS_DV          | D11                              | NVCC_FEC           | UHVIO              | ALT1         | GPIO-1         | gpio1_GPIO[25]            | Input               | 100 KΩ PU         |
| FEC_MDC             | E10                              | NVCC_FEC           | UHVIO              | ALT1         | GPIO-1         | gpio1_GPIO[31]            | Input               | 100 KΩ PU         |
| FEC_MDIO            | D12                              | NVCC_FEC           | UHVIO              | ALT1         | GPIO-1         | gpio1_GPIO[22]            | Input               | 100 KΩ PU         |
| FEC_REF_CL<br>K     | E12                              | NVCC_FEC           | UHVIO              | ALT1         | GPIO-1         | gpio1_GPIO[23]            | Input               | 100 KΩ PU         |
| FEC_RX_ER           | F12                              | NVCC_FEC           | UHVIO              | ALT1         | GPIO-1         | gpio1_GPIO[24]            | Input               | 100 KΩ PU         |
| FEC_RXD0            | C11                              | NVCC_FEC           | UHVIO              | ALT1         | GPIO-1         | gpio1_GPIO[27]            | Input               | 100 KΩ PU         |
| FEC_RXD1            | E11                              | NVCC_FEC           | UHVIO              | ALT1         | GPIO-1         | gpio1_GPIO[26]            | Input               | 100 KΩ PU         |
| FEC_TX_EN           | C10                              | NVCC_FEC           | UHVIO              | ALT1         | GPIO-1         | gpio1_GPIO[28]            | Input               | 360 KΩ PD         |
| FEC_TXD0            | F10                              | NVCC_FEC           | UHVIO              | ALT1         | GPIO-1         | gpio1_GPIO[30]            | Input               | 100 KΩ PU         |
| FEC_TXD1            | D10                              | NVCC_FEC           | UHVIO              | ALT1         | GPIO-1         | gpio1_GPIO[29]            | Input               | 100 KΩ PU         |
| GPIO_0              | C8                               | NVCC_GPIO          | UHVIO              | ALT1         | GPIO-1         | gpio1_GPIO[0]             | Input               | 360 KΩ PD         |
| GPIO_1              | B7                               | NVCC_GPIO          | UHVIO              | ALT1         | GPIO-1         | gpio1_GPIO[1]             | Input               | 360 KΩ PD         |
| GPIO_10             | W16                              | TVDAC_AHVDDRG<br>B | GPIO               | ALT0         | GPIO-4         | gpio4_GPIO[0]             | Input               | 100 KΩ PU         |
| GPIO_11             | V17                              | TVDAC_AHVDDRG<br>B | GPIO               | ALT0         | GPIO-4         | gpio4_GPIO[1]             | Input               | 100 KΩ PU         |
| GPIO_12             | W17                              | TVDAC_AHVDDRG<br>B | GPIO               | ALT0         | GPIO-4         | gpio4_GPIO[2]             | Input               | 100 KΩ PU         |

### Table 110. 19 x 19 mm Signal Assignments, Power Rails, and I/O (continued)

|                     |                                  |                    |                    |              |                | Out of Reset Con | dition <sup>1</sup> |                   |
|---------------------|----------------------------------|--------------------|--------------------|--------------|----------------|------------------|---------------------|-------------------|
| Package Pin<br>Name | Package<br>Pin<br>Assign<br>ment | Power Rail         | I/O Buffer<br>Type | Alt.<br>Mode | Block Instance | Block I/O        | Directio<br>n       | Config./<br>Value |
| GPIO_13             | AA18                             | TVDAC_AHVDDRG<br>B | GPIO               | ALT0         | GPIO-4         | gpio4_GPIO[3]    | Input               | 100 KΩ PU         |
| GPIO_14             | W18                              | TVDAC_AHVDDRG<br>B | GPIO               | ALT0         | GPIO-4         | gpio4_GPIO[4]    | Input               | 100 KΩ PU         |
| GPIO_16             | C6                               | NVCC_GPIO          | UHVIO              | ALT1         | GPIO-7         | gpio7_GPIO[11]   | Input               | 360 KΩ PD         |
| GPIO_17             | A3                               | NVCC_GPIO          | UHVIO              | ALT1         | GPIO-7         | gpio7_GPIO[12]   | Input               | 360 KΩ PD         |
| GPIO_18             | D7                               | NVCC_GPIO          | UHVIO              | ALT1         | GPIO-7         | gpio7_GPIO[13]   | Input               | 360 KΩ PD         |
| GPIO_19             | B4                               | NVCC_KEYPAD        | UHVIO              | ALT1         | GPIO-4         | gpio4_GPIO[5]    | Input <sup>3</sup>  | 100 KΩ PU         |
| GPIO_2              | C7                               | NVCC_GPIO          | UHVIO              | ALT1         | GPIO-1         | gpio1_GPIO[2]    | Input               | 360 KΩ PD         |
| GPIO_3              | A6                               | NVCC_GPIO          | UHVIO              | ALT1         | GPIO-1         | gpio1_GPIO[3]    | Input               | 360 KΩ PD         |
| GPIO_4              | D8                               | NVCC_GPIO          | UHVIO              | ALT1         | GPIO-1         | gpio1_GPIO[4]    | Input               | 100 KΩ PU         |
| GPIO_5              | A5                               | NVCC_GPIO          | UHVIO              | ALT1         | GPIO-1         | gpio1_GPIO[5]    | Input               | 360 KΩ PD         |
| GPIO_6              | B6                               | NVCC_GPIO          | UHVIO              | ALT1         | GPIO-1         | gpio1_GPIO[6]    | Input               | 360 KΩ PD         |
| GPIO_7              | A4                               | NVCC_GPIO          | UHVIO              | ALT1         | GPIO-1         | gpio1_GPIO[7]    | Input               | 360 KΩ PD         |
| GPIO_8              | B5                               | NVCC_GPIO          | UHVIO              | ALT1         | GPIO-1         | gpio1_GPIO[8]    | Input               | 360 KΩ PD         |
| GPIO_9              | E8                               | NVCC_GPIO          | UHVIO              | ALT1         | GPIO-1         | gpio1_GPIO[9]    | Input               | 100 KΩ PU         |
| JTAG_MOD            | C9                               | NVCC_JTAG          | GPIO               | ALT0         | SJC            | sjc_MOD          | Input               | 100 KΩ PU         |
| JTAG_TCK            | D9                               | NVCC_JTAG          | GPIO               | ALT0         | SJC            | sjc_TCK          | Input               | 100 KΩ PD         |
| JTAG_TDI            | B8                               | NVCC_JTAG          | GPIO               | ALT0         | SJC            | sjc_TDI          | Input               | 47 KΩ PU          |
| JTAG_TDO            | A7                               | NVCC_JTAG          | GPIO               | ALT0         | SJC            | sjc_TDO          | Input               | Keeper            |
| JTAG_TMS            | A8                               | NVCC_JTAG          | GPIO               | ALT0         | SJC            | sjc_TMS          | Input               | 47 KΩ PU          |
| JTAG_TRSTB          | E9                               | NVCC_JTAG          | GPIO               | ALT0         | SJC            | sjc_TRSTB        | Input               | 47 KΩ PU          |
| KEY_COL0            | C5                               | NVCC_KEYPAD        | UHVIO              | ALT1         | GPIO-4         | gpio4_GPIO[6]    | Input <sup>4</sup>  | 100 KΩ PU         |
| KEY_COL1            | E7                               | NVCC_KEYPAD        | UHVIO              | ALT1         | GPIO-4         | gpio4_GPIO[8]    | Input               | 100 KΩ PU         |
| KEY_COL2            | C4                               | NVCC_KEYPAD        | UHVIO              | ALT1         | GPIO-4         | gpio4_GPIO[10]   | Input               | 100 KΩ PU         |
| KEY_COL3            | F6                               | NVCC_KEYPAD        | UHVIO              | ALT1         | GPIO-4         | gpio4_GPIO[12]   | Input               | 100 KΩ PU         |
| KEY_COL4            | E5                               | NVCC_KEYPAD        | UHVIO              | ALT1         | GPIO-4         | gpio4_GPIO[14]   | Input               | 100 KΩ PU         |
| KEY_ROW0            | B3                               | NVCC_KEYPAD        | UHVIO              | ALT1         | GPIO-4         | gpio4_GPIO[7]    | Input               | 360 KΩ PD         |
| KEY_ROW1            | D6                               | NVCC_KEYPAD        | UHVIO              | ALT1         | GPIO-4         | gpio4_GPIO[9]    | Input               | 100 KΩ PU         |
| KEY_ROW2            | D5                               | NVCC_KEYPAD        | UHVIO              | ALT1         | GPIO-4         | gpio4_GPIO[11]   | Input               | 100 KΩ PU         |

### Table 110. 19 x 19 mm Signal Assignments, Power Rails, and I/O (continued)

|                     |                                  |              |                    |              |                | Out of Reset Con | dition <sup>1</sup> |                   |
|---------------------|----------------------------------|--------------|--------------------|--------------|----------------|------------------|---------------------|-------------------|
| Package Pin<br>Name | Package<br>Pin<br>Assign<br>ment | Power Rail   | I/O Buffer<br>Type | Alt.<br>Mode | Block Instance | Block I/O        | Directio<br>n       | Config./<br>Value |
| KEY_ROW3            | D4                               | NVCC_KEYPAD  | UHVIO              | ALT1         | GPIO-4         | gpio4_GPIO[13]   | Input               | 100 KΩ PU         |
| KEY_ROW4            | E6                               | NVCC_KEYPAD  | UHVIO              | ALT1         | GPIO-4         | gpio4_GPIO[15]   | Input               | 360 KΩ PD         |
| LVDS_BG_RE<br>S     | AA14                             | NVCC_LVDS_BG | ANALOG             | _            | LDB            | LVDS_BG_RES      | _                   | —                 |
| LVDS0_CLK_<br>N     | AB16                             | NVCC_LVDS    | LVDS               | ALT0         | GPIO-7         | gpio7_GPI[25]    | Input               | Floating          |
| LVDS0_CLK_<br>P     | AC16                             | NVCC_LVDS    | LVDS               | ALT0         | GPIO-7         | gpio7_GPI[24]    | Input               | Floating          |
| LVDS0_TX0_<br>N     | Y17                              | NVCC_LVDS    | LVDS               | ALT0         | GPIO-7         | gpio7_GPI[31]    | Input               | Floating          |
| LVDS0_TX0_P         | AA17                             | NVCC_LVDS    | LVDS               | ALT0         | GPIO-7         | gpio7_GPI[30]    | Input               | Floating          |
| LVDS0_TX1_<br>N     | AB17                             | NVCC_LVDS    | LVDS               | ALT0         | GPIO-7         | gpio7_GPI[29]    | Input               | Floating          |
| LVDS0_TX1_P         | AC17                             | NVCC_LVDS    | LVDS               | ALT0         | GPIO-7         | gpio7_GPI[28]    | Input               | Floating          |
| LVDS0_TX2_<br>N     | Y16                              | NVCC_LVDS    | LVDS               | ALT0         | GPIO-7         | gpio7_GPI[27]    | Input               | Floating          |
| LVDS0_TX2_P         | AA16                             | NVCC_LVDS    | LVDS               | ALT0         | GPIO-7         | gpio7_GPI[26]    | Input               | Floating          |
| LVDS0_TX3_<br>N     | AB15                             | NVCC_LVDS    | LVDS               | ALT0         | GPIO-7         | gpio7_GPI[23]    | Input               | Floating          |
| LVDS0_TX3_P         | AC15                             | NVCC_LVDS    | LVDS               | ALT0         | GPIO-7         | gpio7_GPI[22]    | Input               | Floating          |
| LVDS1_CLK_<br>N     | AA13                             | NVCC_LVDS    | LVDS               | ALT0         | GPIO-6         | gpio6_GPI[27]    | Input               | Floating          |
| LVDS1_CLK_<br>P     | Y13                              | NVCC_LVDS    | LVDS               | ALT0         | GPIO-6         | gpio6_GPI[26]    | Input               | Floating          |
| LVDS1_TX0_<br>N     | AC14                             | NVCC_LVDS    | LVDS               | ALT0         | GPIO-6         | gpio6_GPI[31]    | Input               | Floating          |
| LVDS1_TX0_P         | AB14                             | NVCC_LVDS    | LVDS               | ALT0         | GPIO-6         | gpio6_GPI[30]    | Input               | Floating          |
| LVDS1_TX1_<br>N     | AC13                             | NVCC_LVDS    | LVDS               | ALT0         | GPIO-6         | gpio6_GPI[29]    | Input               | Floating          |
| LVDS1_TX1_P         | AB13                             | NVCC_LVDS    | LVDS               | ALT0         | GPIO-6         | gpio6_GPI[28]    | Input               | Floating          |
| LVDS1_TX2_<br>N     | AC12                             | NVCC_LVDS    | LVDS               | ALT0         | GPIO-6         | gpio6_GPI[25]    | Input               | Floating          |
| LVDS1_TX2_P         | AB12                             | NVCC_LVDS    | LVDS               | ALT0         | GPIO-6         | gpio6_GPI[24]    | Input               | Floating          |

### Table 110. 19 x 19 mm Signal Assignments, Power Rails, and I/O (continued)

|                     |                                  |               |                    |              |                | Out of Reset Con | dition <sup>1</sup> |                   |
|---------------------|----------------------------------|---------------|--------------------|--------------|----------------|------------------|---------------------|-------------------|
| Package Pin<br>Name | Package<br>Pin<br>Assign<br>ment | Power Rail    | I/O Buffer<br>Type | Alt.<br>Mode | Block Instance | Block I/O        | Directio<br>n       | Config./<br>Value |
| LVDS1_TX3_<br>N     | AA12                             | NVCC_LVDS     | LVDS               | ALT0         | GPIO-6         | gpio6_GPI[23]    | Input               | Floating          |
| LVDS1_TX3_P         | Y12                              | NVCC_LVDS     | LVDS               | ALT0         | GPIO-6         | gpio6_GPI[22]    | Input               | Floating          |
| NANDF_ALE           | Y11                              | NVCC_NANDF    | UHVIO              | ALT1         | GPIO-6         | gpio6_GPIO[8]    | Input               | 100 KΩ PU         |
| NANDF_CLE           | AA10                             | NVCC_NANDF    | UHVIO              | ALT1         | GPIO-6         | gpio6_GPIO[7]    | Input               | 100 KΩ PU         |
| NANDF_CS0           | W12                              | NVCC_NANDF    | UHVIO              | ALT1         | GPIO-6         | gpio6_GPIO[11]   | Input               | 100 KΩ PU         |
| NANDF_CS1           | V13                              | NVCC_NANDF    | UHVIO              | ALT1         | GPIO-6         | gpio6_GPIO[14]   | Input               | 100 KΩ PU         |
| NANDF_CS2           | V14                              | NVCC_NANDF    | UHVIO              | ALT1         | GPIO-6         | gpio6_GPIO[15]   | Input               | 100 KΩ PU         |
| NANDF_CS3           | W13                              | NVCC_NANDF    | UHVIO              | ALT1         | GPIO-6         | gpio6_GPIO[16]   | Input               | 100 KΩ PU         |
| NANDF_RB0           | U11                              | NVCC_NANDF    | UHVIO              | ALT1         | GPIO-6         | gpio6_GPIO[10]   | Input               | 100 KΩ PU         |
| NANDF_RE_B          | AC8                              | NVCC_EIM_MAIN | UHVIO              | ALT1         | GPIO-6         | gpio6_GPIO[13]   | Input               | 100 KΩ PU         |
| NANDF_WE_<br>B      | AB8                              | NVCC_EIM_MAIN | UHVIO              | ALT1         | GPIO-6         | gpio6_GPIO[12]   | Input               | 100 KΩ PU         |
| NANDF_WP_<br>B      | AC9                              | NVCC_NANDF    | UHVIO              | ALT1         | GPIO-6         | gpio6_GPIO[9]    | Input               | 100 KΩ PU         |
| PATA_BUFFE<br>R_EN  | K4                               | NVCC_PATA     | UHVIO              | ALT1         | GPIO-7         | gpio7_GPIO[1]    | Input               | 100 KΩ PU         |
| PATA_CS_0           | L5                               | NVCC_PATA     | UHVIO              | ALT1         | GPIO-7         | gpio7_GPIO[9]    | Input               | 100 KΩ PU         |
| PATA_CS_1           | L2                               | NVCC_PATA     | UHVIO              | ALT1         | GPIO-7         | gpio7_GPIO[10]   | Input               | 100 KΩ PU         |
| PATA_DA_0           | K6                               | NVCC_PATA     | UHVIO              | ALT1         | GPIO-7         | gpio7_GPIO[6]    | Input               | 100 KΩ PU         |
| PATA_DA_1           | L3                               | NVCC_PATA     | UHVIO              | ALT1         | GPIO-7         | gpio7_GPIO[7]    | Input               | 100 KΩ PU         |
| PATA_DA_2           | L4                               | NVCC_PATA     | UHVIO              | ALT1         | GPIO-7         | gpio7_GPIO[8]    | Input               | 100 KΩ PU         |
| PATA_DATA0          | L1                               | NVCC_PATA     | UHVIO              | ALT1         | GPIO-2         | gpio2_GPIO[0]    | Input               | 100 KΩ PU         |
| PATA_DATA1          | M1                               | NVCC_PATA     | UHVIO              | ALT1         | GPIO-2         | gpio2_GPIO[1]    | Input               | 100 KΩ PU         |
| PATA_DATA10         | N4                               | NVCC_PATA     | UHVIO              | ALT1         | GPIO-2         | gpio2_GPIO[10]   | Input               | 100 KΩ PU         |
| PATA_DATA11         | M6                               | NVCC_PATA     | UHVIO              | ALT1         | GPIO-2         | gpio2_GPIO[11]   | Input               | 100 KΩ PU         |
| PATA_DATA12         | N5                               | NVCC_PATA     | UHVIO              | ALT1         | GPIO-2         | gpio2_GPIO[12]   | Input               | 100 KΩ PU         |
| PATA_DATA13         | N6                               | NVCC_PATA     | UHVIO              | ALT1         | GPIO-2         | gpio2_GPIO[13]   | Input               | 100 KΩ PU         |
| PATA_DATA14         | P6                               | NVCC_PATA     | UHVIO              | ALT1         | GPIO-2         | gpio2_GPIO[14]   | Input               | 100 KΩ PU         |
| PATA_DATA15         | P5                               | NVCC_PATA     | UHVIO              | ALT1         | GPIO-2         | gpio2_GPIO[15]   | Input               | 100 KΩ PU         |

Table 110. 19 x 19 mm Signal Assignments, Power Rails, and I/O (continued)

|                     |                                  |               |                    | Out of Reset Condition <sup>1</sup> |                |                        |               |                   |  |
|---------------------|----------------------------------|---------------|--------------------|-------------------------------------|----------------|------------------------|---------------|-------------------|--|
| Package Pin<br>Name | Package<br>Pin<br>Assign<br>ment | Power Rail    | I/O Buffer<br>Type | Alt.<br>Mode                        | Block Instance | Block I/O              | Directio<br>n | Config./<br>Value |  |
| PATA_DATA2          | L6                               | NVCC_PATA     | UHVIO              | ALT1                                | GPIO-2         | gpio2_GPIO[2]          | Input         | 100 KΩ PU         |  |
| PATA_DATA3          | M2                               | NVCC_PATA     | UHVIO              | ALT1                                | GPIO-2         | gpio2_GPIO[3]          | Input         | 100 KΩ PU         |  |
| PATA_DATA4          | M3                               | NVCC_PATA     | UHVIO              | ALT1                                | GPIO-2         | gpio2_GPIO[4]          | Input         | 100 KΩ PU         |  |
| PATA_DATA5          | M4                               | NVCC_PATA     | UHVIO              | ALT1                                | GPIO-2         | gpio2_GPIO[5]          | Input         | 100 KΩ PU         |  |
| PATA_DATA6          | N1                               | NVCC_PATA     | UHVIO              | ALT1                                | GPIO-2         | gpio2_GPIO[6]          | Input         | 100 KΩ PU         |  |
| PATA_DATA7          | M5                               | NVCC_PATA     | UHVIO              | ALT1                                | GPIO-2         | gpio2_GPIO[7]          | Input         | 100 KΩ PU         |  |
| PATA_DATA8          | N2                               | NVCC_PATA     | UHVIO              | ALT1                                | GPIO-2         | gpio2_GPIO[8]          | Input         | 100 KΩ PU         |  |
| PATA_DATA9          | N3                               | NVCC_PATA     | UHVIO              | ALT1                                | GPIO-2         | gpio2_GPIO[9]          | Input         | 100 KΩ PU         |  |
| PATA_DIOR           | КЗ                               | NVCC_PATA     | UHVIO              | ALT1                                | GPIO-7         | gpio7_GPIO[3]          | Input         | 100 KΩ PU         |  |
| PATA_DIOW           | J3                               | NVCC_PATA     | UHVIO              | ALT1                                | GPIO-6         | gpio6_GPIO[17]         | Input         | 100 KΩ PU         |  |
| PATA_DMACK          | J2                               | NVCC_PATA     | UHVIO              | ALT1                                | GPIO-6         | gpio6_GPIO[18]         | Input         | 100 KΩ PU         |  |
| PATA_DMARQ          | J1                               | NVCC_PATA     | UHVIO              | ALT1                                | GPIO-7         | gpio7_GPIO[0]          | Input         | 100 KΩ PU         |  |
| PATA_INTRQ          | K5                               | NVCC_PATA     | UHVIO              | ALT1                                | GPIO-7         | gpio7_GPIO[2]          | Input         | 100 KΩ PU         |  |
| PATA_IORDY          | K1                               | NVCC_PATA     | UHVIO              | ALT1                                | GPIO-7         | gpio7_GPIO[5]          | Input         | 100 KΩ PU         |  |
| PATA_RESET<br>_B    | К2                               | NVCC_PATA     | UHVIO              | ALT1                                | GPIO-7         | gpio7_GPIO[4]          | Input         | 100 KΩ PU         |  |
| PMIC_ON_RE<br>Q     | W14                              | NVCC_SRTC_POW | GPIO               | ALT0                                | SRTC           | srtc_SRTCALAR<br>M     | Output        | —                 |  |
| PMIC_STBY_<br>REQ   | W15                              | NVCC_SRTC_POW | GPIO               | ALT0                                | ССМ            | ccm_PMIC_VST<br>BY_REQ | Output        | —                 |  |
| POR_B               | C19                              | NVCC_RESET    | LVIO               | ALT0                                | SRC            | src_POR_B              | Input         | 100 KΩ PU         |  |
| RESET_IN_B          | A21                              | NVCC_RESET    | LVIO               | ALT0                                | SRC            | src_RESET_B            | Input         | 100 KΩ PU         |  |
| SATA_REFCL<br>KM    | A14                              | VPH           | ANALOG             | —                                   | SATA           | SATA_REFCLKM           | —             | —                 |  |
| SATA_REFCL<br>KP    | B14                              | VPH           | ANALOG             | —                                   | SATA           | SATA_REFCLKP           |               | _                 |  |
| SATA_REXT           | C13                              | VPH           | ANALOG             | —                                   | SATA           | SATA_REXT              | _             | _                 |  |
| SATA_RXM            | A12                              | VPH           | ANALOG             | —                                   | SATA           | SATA_RXM               | —             | —                 |  |
| SATA_RXP            | B12                              | VPH           | ANALOG             | —                                   | SATA           | SATA_RXP               | —             | —                 |  |
| SATA_TXM            | B10                              | VPH           | ANALOG             | —                                   | SATA           | SATA_TXM               | —             | —                 |  |
| SATA_TXP            | A10                              | VPH           | ANALOG             | —                                   | SATA           | SATA_TXP               | —             | —                 |  |

### Table 110. 19 x 19 mm Signal Assignments, Power Rails, and I/O (continued)

|                     |                                  |                                 | -                  |              |                | Out of Reset Con   |               |                   |
|---------------------|----------------------------------|---------------------------------|--------------------|--------------|----------------|--------------------|---------------|-------------------|
| Package Pin<br>Name | Package<br>Pin<br>Assign<br>ment | Power Rail                      | I/O Buffer<br>Type | Alt.<br>Mode | Block Instance | Block I/O          | Directio<br>n | Config./<br>Value |
| SD1_CLK             | E16                              | NVCC_SD1                        | UHVIO              | ALT1         | GPIO-1         | gpio1_GPIO[20]     | Input         | 100 KΩ PU         |
| SD1_CMD             | F18                              | NVCC_SD1                        | UHVIO              | ALT1         | GPIO-1         | gpio1_GPIO[18]     | Input         | 100 KΩ PU         |
| SD1_DATA0           | A20                              | NVCC_SD1                        | UHVIO              | ALT1         | GPIO-1         | gpio1_GPIO[16]     | Input         | 100 KΩ PU         |
| SD1_DATA1           | C17                              | NVCC_SD1                        | UHVIO              | ALT1         | GPIO-1         | gpio1_GPIO[17]     | Input         | 100 KΩ PU         |
| SD1_DATA2           | F17                              | NVCC_SD1                        | UHVIO              | ALT1         | GPIO-1         | gpio1_GPIO[19]     | Input         | 100 KΩ PU         |
| SD1_DATA3           | F16                              | NVCC_SD1                        | UHVIO              | ALT1         | GPIO-1         | gpio1_GPIO[21]     | Input         | 100 KΩ PU         |
| SD2_CLK             | E14                              | NVCC_SD2                        | UHVIO              | ALT1         | GPIO-1         | gpio1_GPIO[10]     | Input         | 100 KΩ PU         |
| SD2_CMD             | C15                              | NVCC_SD2                        | UHVIO              | ALT1         | GPIO-1         | gpio1_GPIO[11]     | Input         | 100 KΩ PU         |
| SD2_DATA0           | D13                              | NVCC_SD2                        | UHVIO              | ALT1         | GPIO-1         | gpio1_GPIO[15]     | Input         | 100 KΩ PU         |
| SD2_DATA1           | C14                              | NVCC_SD2                        | UHVIO              | ALT1         | GPIO-1         | gpio1_GPIO[14]     | Input         | 100 KΩ PU         |
| SD2_DATA2           | D14                              | NVCC_SD2                        | UHVIO              | ALT1         | GPIO-1         | gpio1_GPIO[13]     | Input         | 100 KΩ PU         |
| SD2_DATA3           | E13                              | NVCC_SD2                        | UHVIO              | ALT1         | GPIO-1         | gpio1_GPIO[12]     | Input         | 100 KΩ PU         |
| TEST_MODE           | D17                              | NVCC_RESET                      | LVIO               | ALT0         |                | tcu_TEST_MOD<br>E  | Input         | 100 KΩ PD         |
| TVCDC_IOB_<br>BACK  | AB19                             | TVDAC_AHVDDRG<br>B              | ANALOG             |              | TVE            | TVCDC_IOB_BA<br>CK | —             | —                 |
| TVCDC_IOG_<br>BACK  | AC20                             | TVDAC_AHVDDRG<br>B              | ANALOG             | —            | TVE            | TVCDC_IOG_BA<br>CK | _             | —                 |
| TVCDC_IOR_<br>BACK  | AB21                             | TVDAC_AHVDDRG<br>B              | ANALOG             | —            | TVE            | TVCDC_IOR_BA<br>CK |               | _                 |
| TVDAC_COM<br>P      | AA19                             | TVDAC_AHVDDRG<br>B              | ANALOG             | —            | TVE            | TVDAC_COMP         |               |                   |
| TVDAC_IOB           | AC19                             | TVDAC_AHVDDRG<br>B              | ANALOG             | —            | TVE            | TVDAC_IOB          |               | _                 |
| TVDAC_IOG           | AB20                             | TVDAC_AHVDDRG<br>B              | ANALOG             | —            | TVE            | TVDAC_IOG          | —             | —                 |
| TVDAC_IOR           | AC21                             | TVDAC_AHVDDRG<br>B              | ANALOG             | _            | TVE            | TVDAC_IOR          | —             | —                 |
| TVDAC_VREF          | Y18                              | TVDAC_AHVDDRG<br>B              | ANALOG             | —            | TVE            | TVDAC_VREF         |               | —                 |
| USB_H1_DN           | B17                              | USB_H1_VDDA25,<br>USB_H1_VDDA33 | ANALOG50           | -            | USB            | USB_H1_DN          | —             | _                 |

Table 110. 19 x 19 mm Signal Assignments, Power Rails, and I/O (continued)

|                     |                                  |                                   |                    |              |                | Out of Reset Con    | dition <sup>1</sup> |                   |
|---------------------|----------------------------------|-----------------------------------|--------------------|--------------|----------------|---------------------|---------------------|-------------------|
| Package Pin<br>Name | Package<br>Pin<br>Assign<br>ment | Power Rail                        | l/O Buffer<br>Type | Alt.<br>Mode | Block Instance | Block I/O           | Directio<br>n       | Config./<br>Value |
| USB_H1_DP           | A17                              | USB_H1_VDDA25,<br>USB_H1_VDDA33   | ANALOG50           |              | USB            | USB_H1_DP           | _                   | _                 |
| USB_H1_GPA<br>NAIO  | A16                              | USB_H1_VDDA25,<br>USB_H1_VDDA33   | ANALOG25           | —            | USB            | USB_H1_GPANA<br>IO  | —                   | —                 |
| USB_H1_RRE<br>FEXT  | B16                              | USB_H1_VDDA25,<br>USB_H1_VDDA33   | ANALOG25           |              | USB            | USB_H1_RREFE<br>XT  | —                   | —                 |
| USB_H1_VBU<br>S     | D15                              | USB_H1_VDDA25,<br>USB_H1_VDDA33   | ANALOG50           |              | USB            | USB_H1_VBUS         | _                   | _                 |
| USB_OTG_D<br>N      | A19                              | USB_OTG_VDDA25,<br>USB_OTG_VDDA33 | ANALOG50           |              | USB            | USB_OTG_DN          | _                   | _                 |
| USB_OTG_DP          | B19                              | USB_OTG_VDDA25,<br>USB_OTG_VDDA33 | ANALOG50           | _            | USB            | USB_OTG_DP          | —                   | _                 |
| USB_OTG_G<br>PANAIO | F15                              | USB_OTG_VDDA25,<br>USB_OTG_VDDA33 | ANALOG25           |              | USB            | USB_OTG_GPA<br>NAIO | _                   | _                 |
| USB_OTG_ID          | C16                              | USB_OTG_VDDA25,<br>USB_OTG_VDDA33 | ANALOG25           | —            | USB            | USB_OTG_ID          | —                   | _                 |
| USB_OTG_R<br>REFEXT | D16                              | USB_OTG_VDDA25,<br>USB_OTG_VDDA33 | ANALOG25           | _            | USB            | USB_OTG_RRE<br>FEXT | —                   | _                 |
| USB_OTG_VB<br>US    | E15                              | USB_OTG_VDDA25,<br>USB_OTG_VDDA33 | ANALOG50           |              | USB            | USB_OTG_VBU<br>S    | —                   | _                 |
| XTAL                | AC11                             | NVCC_XTAL                         | ANALOG             | —            | XTALO<br>SC    | XTAL                | —                   | —                 |

#### Table 110. 19 x 19 mm Signal Assignments, Power Rails, and I/O (continued)

<sup>1</sup> The state immediately after reset and before ROM firmware or software has executed.

<sup>2</sup> During power-on reset this port acts as input for fuse override,  $\sim$ 33K $\Omega$  PU/PD recommended to set the value. See Section 5.1, "Boot Mode Configuration Pins" for details.

<sup>3</sup> During power-on reset this port acts as output for diagnostic signal INT\_BOOT

<sup>4</sup> During power-on reset this port acts as output for diagnostic signal ANY\_PU\_RST

### NOTE

KEY\_COL0 and GPIO\_19 act as output for diagnostic signals during power-on reset.

# 6.2 19 x 19 mm, 0.8 Pitch Ball Map

Table 111 shows the  $19 \times 19$  mm, 0.8 pitch ball map.

Table 111. 19 x 19 mm, 0.8 Pitch Ball Map

|   | -           | 7          | e           | 4         | ß        | 9        | 2        | 8        | 6          | 10        | ŧ          | 12          | 13        | 14           | 15           | 16              | 17        | 18         | 19         | 20         | 21         | 22           | 23         |   |
|---|-------------|------------|-------------|-----------|----------|----------|----------|----------|------------|-----------|------------|-------------|-----------|--------------|--------------|-----------------|-----------|------------|------------|------------|------------|--------------|------------|---|
| ٨ | GND         | GND        | GPIO_17     | GPIO_7    | GPIO_5   | GPIO_3   | JTAG_TDO | JTAG_TMS | HAV        | SATA_TXP  | GND        | SATA_RXM    | GND       | SATA_REFCLKM | ٩٨           | USB_H1_GPANAIO  | USB_H1_DP | GND        | USB_OTG_DN | SD1_DATA0  | RESET_IN_B | GND          | GND        | ٨ |
| ß | GND         | SVDDGP     | KEY_ROW0    | GPIO_19   | GPIO_8   | GPIO_6   | GPIO_1   | JTAG_TDI | HAV        | SATA_TXM  | GND        | SATA_RXP    | GND       | SATA_REFCLKP | ٨P           | USB_H1_RREFEXT  | USB_H1_DN | GND        | USB_OTG_DP | BOOT_MODE1 | CKIH1      | SVCC         | GND        | В |
| U | DISP0_DAT21 | DIO_PIN3   | DISP0_DAT23 | KEY_COL2  | KEY_COL0 | GPIO_16  | GPIO_2   | GPIO_0   | JTAG_MOD   | FEC_TX_EN | FEC_RXD0   | GND         | SATA_REXT | SD2_DATA1    | SD2_CMD      | USB_OTG_ID      | SD1_DATA1 | BOOT_MODE0 | POR_B      | GND        | GND        | DRAM_D15     | DRAM_D13   | ပ |
| ۵ | DISP0_DAT16 | DI0_PIN4   | DI0_PIN2    | KEY_ROW3  | KEY_ROW2 | KEY_ROW1 | GPIO_18  | GPIO_4   | JTAG_TCK   | FEC_TXD1  | FEC_CRS_DV | FEC_MDIO    | SD2_DATA0 | SD2_DATA2    | USB_H1_VBUS  | USB_OTG_RREFEXT | TEST_MODE | CKIH2      | GND        | DRAM_D11   | DRAM_D9    | DRAM_SDQS1_B | DRAM_SDQS1 | D |
| ш | DISP0_DAT13 | DISP0_DAT9 | DISP0_DAT22 | DI0_PIN15 | KEY_COL4 | KEY_ROW4 | KEY_COL1 | GPIO_9   | JTAG_TRSTB | FEC_MDC   | FEC_RXD1   | FEC_REF_CLK | SD2_DATA3 | SD2_CLK      | USB_OTG_VBUS | SD1_CLK         | FASTR_DIG | FASTR_ANA  | GND        | DRAM_DQM1  | DRAM_D8    | DRAM_D10     | DRAM_D12   | ш |
|   | -           | 7          | e           | 4         | 5        | 9        | 7        | ø        | 6          | 10        | 1          | 12          | 13        | 14           | 15           | 16              | 17        | 18         | 19         | 20         | 21         | 22           | 23         |   |

|    | -           | 7            | e           | 4              | 2           | 9          | 2           | ø         | 6         | 10       | 7        | 12        | 13            | 14             | 15              | 16          | 17            | 18            | 19          | 20       | 21        | 22             | 23           |    |
|----|-------------|--------------|-------------|----------------|-------------|------------|-------------|-----------|-----------|----------|----------|-----------|---------------|----------------|-----------------|-------------|---------------|---------------|-------------|----------|-----------|----------------|--------------|----|
| ш  | DISP0_DAT3  | DISP0_DAT14  | DISP0_DAT15 | DISP0_DAT20    | DISP0_DAT17 | KEY_COL3   | NVCC_KEYPAD | NVCC_GPIO | VDDAL1    | FEC_TXD0 | NVCC_FEC | FEC_RX_ER | USB_H1_VDDA25 | USB_OTG_VDDA25 | USB_OTG_GPANAIO | SD1_DATA3   | SD1_DATA2     | SD1_CMD       | GND         | GND      | GND       | GNÐ            | DRAM_D14     | Ľ  |
| IJ | DISP0_DAT6  | DISP0_DAT4   | DISP0_DAT10 | DISP0_DAT18    | DISP0_DAT19 | DISP0_DAT8 | GND         | VDDGP     | NVCC_JTAG | VDDGP    | VDDGP    | VDDA      | USB_H1_VDDA33 | USB_OTG_VDDA33 | VDD_FUSE        | VDD_ANA_PLL | NVCC_CKIH     | VDD_REG       | GND         | DRAM_D3  | DRAM_D1   | 70_MARD        | DRAM_D5      | IJ |
| т  | DISP0_DAT12 | DISP0_DAT2   | DISP0_DAT5  | DI0_DISP_CLK   | DISP0_DAT11 | DISP0_DAT7 | VDDGP       | GND       | VDDGP     | GND      | VDDGP    | GND       | VCC           | NVCC_SD2       | NVCC_SD1        | NVCC_RESET  | VDD_DIG_PLL   | NVCC_EMI_DRAM | DRAM_SDCKE0 | DRAM_D0  | DRAM_DQM0 | DRAM_SDQS0_B   | DRAM_SDQS0   | т  |
| 7  | PATA_DMARQ  | PATA_DMACK   | Pata_diow   | DISP0_DAT1     | DISP0_DAT0  | NVCC_LCD   | NVCC_LCD    | VDDGP     | GND       | VDDGP    | GND      | VDDGP     | GND           | VCC            | GND             | VCC         | GND           | DRAM_SDODT0   | DRAM_RAS    | GND      | DRAM_D2   | DRAM_D6        | DRAM_D4      | Ъ  |
| ¥  | PATA_IORDY  | PATA_RESET_B | PATA_DIOR   | PATA_BUFFER_EN | PATA_INTRQ  | PATA_DA_0  | VDDGP       | GND       | VDDGP     | GND      | VDDGP    | GND       | vcc           | GND            | vcc             | GND         | NVCC_EMI_DRAM | DRAM_CS0      | DRAM_A10    | DRAM_A4  | GND       | DRAM_SDCLK_0_B | DRAM_SDCLK_0 | ¥  |
| _  | PATA_DATA0  | PATA_CS_1    | PATA_DA_1   | PATA_DA_2      | PATA_CS_0   | PATA_DATA2 | GND         | VDDGP     | GND       | VDDGP    | GND      | VDDGP     | GND           | VCC            | GND             | VCC         | DDR_VREF      | DRAM_CAS      | DRAM_SDWE   | DRAM_A12 | DRAM_A1   | DRAM_A11       | DRAM_A13     | -  |
|    | F           | 7            | e           | 4              | 2           | 9          | 7           | 8         | 6         | 10       | 1        | 12        | 13            | 14             | 15              | 16          | 17            | 18            | 19          | 20       | 21        | 22             | 23           |    |

### Table 111. 19 x 19 mm, 0.8 Pitch Ball Map

Package Information and Contact Assignments

|   | -           | 2          | e            | 4           | 2           | 9           | 2            | œ   | 6             | 10            | Ŧ         | 12         | 13        | 14           | 15  | 16          | 17             | 18            | 19          | 20         | 21       | 22           | 23               |   |
|---|-------------|------------|--------------|-------------|-------------|-------------|--------------|-----|---------------|---------------|-----------|------------|-----------|--------------|-----|-------------|----------------|---------------|-------------|------------|----------|--------------|------------------|---|
| Σ | PATA_DATA1  | PATA_DATA3 | PATA_DATA4   | PATA_DATA5  | PATA_DATA7  | PATA_DATA11 | VDDA         | GND | VCC           | GND           | VCC       | GND        | VCC       | GND          | VCC | GND         | VDDA           | DRAM_A15      | DRAM_A0     | DRAM_A2    | DRAM_A9  | DRAM_A6      | DRAM_CALIBRATION | Μ |
| z | PATA_DATA6  | PATA_DATA8 | PATA_DATA9   | PATA_DATA10 | PATA_DATA12 | PATA_DATA13 | NVCC_PATA    | vcc | GND           | vcc           | GND       | vcc        | GND       | vcc          | GND | vcc         | NVCC_EMI_DRAM  | DRAM_A14      | DRAM_SDBA2  | DRAM_A3    | DRAM_A5  | DRAM_A7      | DRAM_A8          | z |
| ٩ | CSI0_PIXCLK | CSI0_MCLK  | CSI0_DATA_EN | CSI0_VSYNC  | PATA_DATA15 | PATA_DATA14 | GND          | GND | vcc           | GND           | vcc       | GND        | vcc       | GND          | vcc | GND         | NVCC_EMI_DRAM  | DRAM_RESET    | DRAM_CS1    | DRAM_SDBA1 | GND      | DRAM_SDCLK_1 | DRAM_SDCLK_1_B   | ď |
| æ | CSI0_DAT4   | CSI0_DAT5  | CSI0_DAT7    | CSI0_DAT9   | CSI0_DAT10  | CSI0_DAT6   | NVCC_CSI     | VCC | GND           | vcc           | GND       | vcc        | GND       | vcc          | GND | vcc         | GND            | DRAM_SDODT1   | DRAM_SDBA0  | GND        | DRAM_D19 | DRAM_D21     | DRAM_D23         | Я |
| F | CSI0_DAT8   | CSI0_DAT11 | CSI0_DAT12   | CSI0_DAT16  | CSI0_DAT17  | CSI0_DAT13  | vcc          | GND | vcc           | GND           | vcc       | NVCC_NANDF | vcc       | GND          | vcc | GND         | vcc            | NVCC_EMI_DRAM | DRAM_SDCKE1 | DRAM_DQM2  | DRAM_D17 | DRAM_SDQS2   | DRAM_SDQS2_B     | Ŧ |
| Þ | CSI0_DAT14  | CSI0_DAT15 | CSI0_DAT18   | CSI0_DAT19  | EIM_D17     | EIM_D16     | NVCC_EIM_SEC | VCC | NVCC_EIM_MAIN | NVCC_EIM_MAIN | NANDF_RB0 | VDDA       | NVCC_LVDS | NVCC_LVDS_BG | GND | TVDAC_DHVDD | TVDAC_AHVDDRGB | VCC           | GND         | DRAM_D16   | DRAM_D18 | DRAM_D22     | DRAM_D20         | D |
|   | -           | 2          | ო            | 4           | 2           | 9           | 2            | œ   | 6             | 10            | ÷         | 12         | 13        | 14           | 15  | 16          | 17             | 18            | 19          | 20         | 21       | 8            | 23               |   |

### Table 111. 19 x 19 mm, 0.8 Pitch Ball Map

Package Information and Contact Assignments

|    | -       | 2       | e       | 4       | ß       | 9        | 2        | 80         | 6          | 10        | Ŧ             | 12          | 13          | 14          | 15            | 16             | 17          | 18         | 19             | 20             | 21             | 22         | 23           |    |
|----|---------|---------|---------|---------|---------|----------|----------|------------|------------|-----------|---------------|-------------|-------------|-------------|---------------|----------------|-------------|------------|----------------|----------------|----------------|------------|--------------|----|
| ~  | EIM_D18 | EIM_D19 | EIM_D21 | EIM_D27 | EIM_D26 | EIM_A23  | EIM_A17  | EIM_OE     | EIM_DA5    | EIM_DA12  | NVCC_SRTC_POW | NVCC_XTAL   | NANDF_CS1   | NANDF_CS2   | GND           | TVDAC_AHVDDRGB | GPIO_11     | GND        | GND            | GND            | GND            | GND        | DRAM_D29     | >  |
| M  | EIM_D20 | EIM_D22 | EIM_D25 | EIM_D30 | EIM_D31 | EIM_A25  | EIM_A19  | EIM_CS0    | EIM_DA3    | EIM_DA9   | EIM_BCLK      | NANDF_CS0   | NANDF_CS3   | PMIC_ON_REQ | PMIC_STBY_REQ | GPIO_10        | GPIO_12     | GPIO_14    | GND            | DRAM_DQM3      | DRAM_D25       | DRAM_D27   | DRAM_D31     | M  |
| ٨  | EIM_D23 | EIM_D24 | EIM_EB2 | EIM_EB3 | EIM_A24 | EIM_A20  | EIM_CS1  | EIM_DA0    | EIM_DA6    | EIM_DA14  | NANDF_ALE     | LVDS1_TX3_P | LVDS1_CLK_P | GND         | GND           | LVDS0_TX2_N    | LVDS0_TX0_N | TVDAC_VREF | GND            | DRAM_D24       | DRAM_D26       | DRAM_SDQS3 | DRAM_SDQS3_B | ٨  |
| АА | EIM_D28 | EIM_D29 | EIM_A22 | EIM_A21 | EIM_A16 | EIM_LBA  | EIM_DA2  | EIM_DA8    | EIM_DA15   | NANDF_CLE | GND           | LVDS1_TX3_N | LVDS1_CLK_N | LVDS_BG_RES | GND           | LVDS0_TX2_P    | LVDS0_TX0_P | GPIO_13    | TVDAC_COMP     | GND            | GND            | DRAM_D30   | DRAM_D28     | AA |
| AB | GND     | GND     | EIM_A18 | EIM_RW  | EIM_EB1 | EIM_DA4  | EIM_DA10 | NANDF_WE_B | EIM_WAIT   | CKIL      | EXTAL         | LVDS1_TX2_P | LVDS1_TX1_P | LVDS1_TX0_P | LVDS0_TX3_N   | LVDS0_CLK_N    | LVDS0_TX1_N | GND        | TVCDC_IOB_BACK | TVDAC_IOG      | TVCDC_IOR_BACK | GND        | GND          | AB |
| AC | GND     | GND     | EIM_EBO | EIM_DA1 | EIM_DA7 | EIM_DA11 | EIM_DA13 | NANDF_RE_B | NANDF_WP_B | ECKIL     | XTAL          | LVDS1_TX2_N | LVDS1_TX1_N | LVDS1_TX0_N | LVDS0_TX3_P   | LVDS0_CLK_P    | LVDS0_TX1_P | GND        | TVDAC_IOB      | TVCDC_IOG_BACK | TVDAC_IOR      | GND        | GND          | AC |
| I  | -       | 2       | ო       | 4       | ß       | 9        | 7        | ω          | 6          | 10        | ÷             | 12          | 13          | 14          | 15            | 16             | 17          | 18         | 19             | 20             | 51             | 53         | 23           |    |

Table 111. 19 x 19 mm, 0.8 Pitch Ball Map

#### i.MX53xD Applications Processors for Consumer Products, Rev. 1

Package Information and Contact Assignments

# 6.3 PoP 12 x 12 mm Package on Package (PoP) Information

This section contains the outline drawing, signal assignment map, ground/power reference ID (by ball grid location) for the 12 x 12 mm, 0.4 mm pitch PoP package.

# 6.3.1 Case PoP, 0.4 mm Pitch, 12 x 12 Ball Matrix

Figure 103 shows the top view of the  $12 \times 12$  mm PoP, Figure 104 shows the bottom view and the ball location (520 solder balls) of the  $12 \times 12$  mm package, and Figure 105 shows the side view of the  $12 \times 12$  mm package.



Figure 103. 12x12 mm PoP Top View



REFLOW BALL DIAMETER.

### Figure 104. 12 x 12 mm PoP, Bottom View



Figure 105. 12 x 12 mm PoP, Side View

The following notes apply to Figure 103, Figure 104, and Figure 105.

<sup>1</sup> All dimensions are in millimeters.

<sup>2</sup> Dimensions and tolerancing per ASME Y14.5M–1994.

# 6.3.2 12x 12 PoP Signal Assignments, Power Rails, and I/O

Table 112 and Table 113 show the device connection list for ground, power, sense, and reference contact signals.

Table 114 displays an alpha-sorted list of the signal assignments including associated power supplies. The table also includes out of reset pad state. Table 115 and Table 116 show the package ball maps.

# 6.3.2.1 12 x 12 mm PoP Ground, Power, Sense, and Reference Contact Assignments

Table 112 and Table 113 show the device connection list for ground, power, sense, and reference contact signals alpha-sorted by name.

| Contact Name      | Contact Assignment                                                                                                                                                                                                                                                    |
|-------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| DDR_VREF          | U23                                                                                                                                                                                                                                                                   |
| GND               | A1, A2, A28, A29, B1, B2, B28, B29, C17, L14, L15, L16, M14, M15, M16, N14, N15, N16, P11,P12, P13, P17, P18, P19, R11, R12, R13, R17, R18, R19, T11,T12, T13, T17, T18, T19, U14, U15, U16, V14, V15, V16, W14,W15, W16, AH1, AH15, AH29, AJ1, AJ2, AJ15, AJ28, AJ29 |
| NVCC_CKIH         | AD22                                                                                                                                                                                                                                                                  |
| NVCC_CSI          | J6                                                                                                                                                                                                                                                                    |
| NVCC_EIM_MAIN     | G9                                                                                                                                                                                                                                                                    |
| NVCC_EIM_SEC      | G6                                                                                                                                                                                                                                                                    |
| NVCC_EMI_DRAM     | F24, G24, H24, K24, L24, N24, P24, R24, U24, V24, W24, AC24, AD24                                                                                                                                                                                                     |
| NVCC_EMI_DRAM_2P5 | K23,Y24                                                                                                                                                                                                                                                               |
| NVCC_FEC          | AC14                                                                                                                                                                                                                                                                  |
| NVCC_GPIO         | AD9                                                                                                                                                                                                                                                                   |
| NVCC_JTAG         | AD11                                                                                                                                                                                                                                                                  |
| NVCC_KEYPAD       | AD6                                                                                                                                                                                                                                                                   |
| NVCC_LCD          | W7, Y7                                                                                                                                                                                                                                                                |
| NVCC_LVDS         | F19                                                                                                                                                                                                                                                                   |
| NVCC_LVDS_BG      | F18                                                                                                                                                                                                                                                                   |
| NVCC_NANDF        | G12                                                                                                                                                                                                                                                                   |
| NVCC_PATA         | N6                                                                                                                                                                                                                                                                    |
| NVCC_RESET        | AD18                                                                                                                                                                                                                                                                  |
| NVCC_SD1          | AC20                                                                                                                                                                                                                                                                  |
| NVCC_SD2          | AC16                                                                                                                                                                                                                                                                  |
| NVCC_SRTC_POW     | F13                                                                                                                                                                                                                                                                   |
| NVCC_XTAL         | F14                                                                                                                                                                                                                                                                   |
| POP_VACC          | AG14                                                                                                                                                                                                                                                                  |
| POP_VCCMM         | C8, L3                                                                                                                                                                                                                                                                |
| POP_VCCQMM        | C11                                                                                                                                                                                                                                                                   |
| POP_VCCQMM1       | H3                                                                                                                                                                                                                                                                    |
| POP_VDD1          | C3, C13, C26, T3, T27, AG6, AG26                                                                                                                                                                                                                                      |

| Contact Name   | Contact Assignment                                                                                                                   |
|----------------|--------------------------------------------------------------------------------------------------------------------------------------|
| POP_VDD2       | C14, C27, D3, P27, W3, AF3, AG12, AG27                                                                                               |
| POP_VDDCA      | AA3, AD3, AG10                                                                                                                       |
| POP_VDDMM      | AG13                                                                                                                                 |
| POP_VDDQ       | C16, C20, C24, E27, J27, N27, W27, AB27, AF27, AG16, AG20, AG24                                                                      |
| POP_ZQ         | U3                                                                                                                                   |
| SVCC           | AH28                                                                                                                                 |
| SVDDGP         | AH2                                                                                                                                  |
| TVDAC_AHVDDRGB | G22, G23                                                                                                                             |
| TVDAC_DHVDD    | F23                                                                                                                                  |
| TVDAC_VREF     | A27                                                                                                                                  |
| USB_H1_VDDA25  | AD19                                                                                                                                 |
| USB_H1_VDDA33  | AC18                                                                                                                                 |
| USB_OTG_VDDA25 | AC19                                                                                                                                 |
| USB_OTG_VDDA33 | AD20                                                                                                                                 |
| VCC            | L11, L12, L13, L17, L18, L19, M11, M12, M13, M17, M18, M19, N11, N12, N13, N17, N18, N19, U17, U18, U19, V17, V18,V19, W17, W18, W19 |
| VDD_ANA_PLL    | AC22                                                                                                                                 |
| VDD_DIG_PLL    | AC23                                                                                                                                 |
| VDD_FUSE       | AC21                                                                                                                                 |
| VDD_REG        | AD23                                                                                                                                 |
| VDDA           | F16, M6, R6, T24, AD14                                                                                                               |
| VDDAL1         | AC8                                                                                                                                  |
| VDDGP          | U11, U12, U13, V11, V12, V13, W11, W12, W13                                                                                          |
| VP             | AH19, AJ19                                                                                                                           |
| VPH            | AH13, AJ13                                                                                                                           |

#### Table 112. 12 x 12 mm PoP Bottom Ground, Power, Sense, and Reference Contact Assignments (continued)

### Table 113. 12 x 12 mm PoP Top Ground, Power, Sense, and Reference Contact Assignments

| Contact Name | Contact Assignment                                                                                                                          |
|--------------|---------------------------------------------------------------------------------------------------------------------------------------------|
| DDR_VREF     | P2, M22                                                                                                                                     |
| GND          | A12, A15, A18, A21, B5, B8, B10, C1, C23, F2, F23, J2, J23, M2, M23, P23, R1, U23, V1, Y23,AA1, AB7, AB11, AC5, AC9, AC12, AC15, AC18, AC21 |
| POP_VACC     | AC11                                                                                                                                        |
| Table 113. 12 x 12 mm Po | P Top Ground, Power, Sense | e, and Reference Contact Assignments (continued) |
|--------------------------|----------------------------|--------------------------------------------------|
|--------------------------|----------------------------|--------------------------------------------------|

| Contact Name | Contact Assignment                                             |
|--------------|----------------------------------------------------------------|
| POP_VCCMM    | A6, J1                                                         |
| POP_VCCQMM   | A9                                                             |
| POP_VCCQMM1  | F1                                                             |
| POP_VDD1     | A11, A20, B3, N2, N22,AB5, AC20                                |
| POP_VDD2     | B11, B21, C2, L22, R2, AA2, AB10, AB21                         |
| POP_VDDCA    | U2, W2, AC8                                                    |
| POP_VDDMM    | AC10                                                           |
| POP_VDDQ     | B13, B16, B19, D22, G22, K22, R22, V22, AA22, AB13, AB16, AB19 |
| POP_ZQ       | P1                                                             |

# 6.3.2.2 PoP 12 x 12 mm, Signal Assignments, Power Rails, and I/O

Table 114 displays an alpha-sorted list of the signal assignments including power rails. The table also includes out of reset pad state.

|              | m<br>itact                                  | tact<br>nt                             |               |                    |              | Out of Reset Co      | ndition <sup>1</sup> |                   |
|--------------|---------------------------------------------|----------------------------------------|---------------|--------------------|--------------|----------------------|----------------------|-------------------|
| Contact Name | PoP Bottom<br>Package Contact<br>Assignment | PoP Top<br>Package Conta<br>Assignment | Power Rail    | I/O Buffer<br>Type | Alt.<br>Mode | Function             | Direct<br>ion        | Config./<br>Value |
| BOOT_MODE0   | AA28                                        | _                                      | NVCC_RESET    | LVIO               | ALT0         | src_BOOT_MODE[0<br>] | Input                | 100 KΩ PD         |
| BOOT_MODE1   | AB29                                        | _                                      | NVCC_RESET    | LVIO               | ALT0         | src_BOOT_MODE[1<br>] | Input                | 100 KΩ PD         |
| CKIH1        | AC29                                        | _                                      | NVCC_CKIH     | ANALOG             | ALT0         | camp1_CKIH           | Input                | Analog            |
| CKIH2        | AC28                                        | _                                      | NVCC_CKIH     | ANALOG             | ALT0         | camp2_CKIH           | Input                | Analog            |
| CKIL         | G13                                         | _                                      | NVCC_SRTC_POW | ANALOG             | —            | CKIL                 | —                    | —                 |
| CSI0_DAT10   | R2                                          | _                                      | NVCC_CSI      | UHVIO              | ALT1         | gpio5_GPIO[28]       | Input                | 100 KΩ PU         |
| CSI0_DAT11   | R7                                          | _                                      | NVCC_CSI      | UHVIO              | ALT1         | gpio5_GPIO[29]       | Input                | 100 KΩ PU         |
| CSI0_DAT12   | U1                                          | _                                      | NVCC_CSI      | UHVIO              | ALT1         | gpio5_GPIO[30]       | Input                | 360 KΩ PD         |
| CSI0_DAT13   | R1                                          | _                                      | NVCC_CSI      | UHVIO              | ALT1         | gpio5_GPIO[31]       | Input                | 360 KΩ PD         |
| CSI0_DAT14   | T1                                          | —                                      | NVCC_CSI      | UHVIO              | ALT1         | gpio6_GPIO[0]        | Input                | 360 KΩ PD         |
| CSI0_DAT15   | P1                                          | —                                      | NVCC_CSI      | UHVIO              | ALT1         | gpio6_GPIO[1]        | Input                | 360 KΩ PD         |
| CSI0_DAT16   | M1                                          | —                                      | NVCC_CSI      | UHVIO              | ALT1         | gpio6_GPIO[2]        | Input                | 360 KΩ PD         |

Table 114. PoP 12 x 12 mm Signal Assignments, Power Rails, and I/O

|              | m<br>tact                                   | tact<br>nt                               |            |                    |              | Out of Reset Condition <sup>1</sup> |               |                   |  |
|--------------|---------------------------------------------|------------------------------------------|------------|--------------------|--------------|-------------------------------------|---------------|-------------------|--|
| Contact Name | PoP Bottom<br>Package Contact<br>Assignment | PoP Top<br>Package Contact<br>Assignment | Power Rail | I/O Buffer<br>Type | Alt.<br>Mode | Function                            | Direct<br>ion | Config./<br>Value |  |
| CSI0_DAT17   | N1                                          | _                                        | NVCC_CSI   | UHVIO              | ALT1         | gpio6_GPIO[3]                       | Input         | 360 KΩ PD         |  |
| CSI0_DAT18   | L2                                          | —                                        | NVCC_CSI   | UHVIO              | ALT1         | gpio6_GPIO[4]                       | Input         | 360 KΩ PD         |  |
| CSI0_DAT19   | L1                                          | —                                        | NVCC_CSI   | UHVIO              | ALT1         | gpio6_GPIO[5]                       | Input         | 360 KΩ PD         |  |
| CSI0_DAT4    | T7                                          | —                                        | NVCC_CSI   | UHVIO              | ALT1         | gpio5_GPIO[22]                      | Input         | 100 KΩ PU         |  |
| CSI0_DAT5    | R3                                          | —                                        | NVCC_CSI   | UHVIO              | ALT1         | gpio5_GPIO[23]                      | Input         | 360 KΩ PD         |  |
| CSI0_DAT6    | P7                                          | —                                        | NVCC_CSI   | UHVIO              | ALT1         | gpio5_GPIO[24]                      | Input         | 100 KΩ PU         |  |
| CSI0_DAT7    | N7                                          | —                                        | NVCC_CSI   | UHVIO              | ALT1         | gpio5_GPIO[25]                      | Input         | 100 KΩ PU         |  |
| CSI0_DAT8    | U2                                          | —                                        | NVCC_CSI   | UHVIO              | ALT1         | gpio5_GPIO[26]                      | Input         | 100 KΩ PU         |  |
| CSI0_DAT9    | P3                                          | —                                        | NVCC_CSI   | UHVIO              | ALT1         | gpio5_GPIO[27]                      | Input         | 360 KΩ PD         |  |
| CSI0_DATA_EN | P6                                          | —                                        | NVCC_CSI   | UHVIO              | ALT1         | gpio5_GPIO[20]                      | Input         | 100 KΩ PU         |  |
| CSI0_MCLK    | T6                                          | —                                        | NVCC_CSI   | UHVIO              | ALT1         | gpio5_GPIO[19]                      | Input         | 100 KΩ PU         |  |
| CSI0_PIXCLK  | U6                                          | —                                        | NVCC_CSI   | UHVIO              | ALT1         | gpio5_GPIO[18]                      | Input         | 100 KΩ PU         |  |
| CSI0_VSYNC   | U7                                          | —                                        | NVCC_CSI   | UHVIO              | ALT1         | gpio5_GPIO[21]                      | Input         | 100 KΩ PU         |  |
| DI0_DISP_CLK | AF2                                         | —                                        | NVCC_LCD   | GPIO               | ALT1         | gpio4_GPIO[16]                      | Input         | 100 KΩ PU         |  |
| DI0_PIN15    | AH6                                         | —                                        | NVCC_LCD   | GPIO               | ALT1         | gpio4_GPIO[17]                      | Input         | 100 KΩ PU         |  |
| DI0_PIN2     | AD7                                         | —                                        | NVCC_LCD   | GPIO               | ALT1         | gpio4_GPIO[18]                      | Input         | 100 KΩ PU         |  |
| DI0_PIN3     | AC7                                         | —                                        | NVCC_LCD   | GPIO               | ALT1         | gpio4_GPIO[19]                      | Input         | 100 KΩ PU         |  |
| DI0_PIN4     | AC6                                         | —                                        | NVCC_LCD   | GPIO               | ALT1         | gpio4_GPIO[20]                      | Input         | 100 KΩ PU         |  |
| DISP0_DAT0   | AD1                                         | —                                        | NVCC_LCD   | GPIO               | ALT1         | gpio4_GPIO[21]                      | Input         | 100 KΩ PD         |  |
| DISP0_DAT1   | AC3                                         | —                                        | NVCC_LCD   | GPIO               | ALT1         | gpio4_GPIO[22]                      | Input         | 100 KΩ PD         |  |
| DISP0_DAT10  | AG2                                         | —                                        | NVCC_LCD   | GPIO               | ALT1         | gpio4_GPIO[31]                      | Input         | 100 KΩ PU         |  |
| DISP0_DAT11  | AE3                                         | —                                        | NVCC_LCD   | GPIO               | ALT1         | gpio5_GPIO[5]                       | Input         | 100 KΩ PD         |  |
| DISP0_DAT12  | AC1                                         | —                                        | NVCC_LCD   | GPIO               | ALT1         | gpio5_GPIO[6]                       | Input         | 100 KΩ PU         |  |
| DISP0_DAT13  | AH3                                         | —                                        | NVCC_LCD   | GPIO               | ALT1         | gpio5_GPIO[7]                       | Input         | 100 KΩ PU         |  |
| DISP0_DAT14  | AG3                                         | _                                        | NVCC_LCD   | GPIO               | ALT1         | gpio5_GPIO[8]                       | Input         | 100 KΩ PU         |  |
| DISP0_DAT15  | AH4                                         | —                                        | NVCC_LCD   | GPIO               | ALT1         | gpio5_GPIO[9]                       | Input         | 100 KΩ PU         |  |
| DISP0_DAT16  | AG5                                         | _                                        | NVCC_LCD   | GPIO               | ALT1         | gpio5_GPIO[10]                      | Input         | 100 KΩ PU         |  |
| DISP0_DAT17  | AB6                                         | —                                        | NVCC_LCD   | GPIO               | ALT1         | gpio5_GPIO[11]                      | Input         | 100 KΩ PU         |  |
| DISP0_DAT18  | AJ4                                         | —                                        | NVCC_LCD   | GPIO               | ALT1         | gpio5_GPIO[12]                      | Input         | 100 KΩ PU         |  |
| DISP0_DAT19  | AA7                                         | —                                        | NVCC_LCD   | GPIO               | ALT1         | gpio5_GPIO[13]                      | Input         | 100 KΩ PU         |  |

 Table 114. PoP 12 x 12 mm Signal Assignments, Power Rails, and I/O (continued)

|                      | m<br>ntact                                  | ntact<br>nt                              |               |                    | Out of Reset Condition <sup>1</sup> |                      |               |                   |  |
|----------------------|---------------------------------------------|------------------------------------------|---------------|--------------------|-------------------------------------|----------------------|---------------|-------------------|--|
| Contact Name         | PoP Bottom<br>Package Contact<br>Assignment | PoP Top<br>Package Contact<br>Assignment | Power Rail    | I/O Buffer<br>Type | Alt.<br>Mode                        | Function             | Direct<br>ion | Config./<br>Value |  |
| DISP0_DAT2           | AC2                                         | —                                        | NVCC_LCD      | GPIO               | ALT1                                | gpio4_GPIO[23]       | Input         | 100 KΩ PD         |  |
| DISP0_DAT20          | AJ5                                         | —                                        | NVCC_LCD      | GPIO               | ALT1                                | gpio5_GPIO[14]       | Input         | 100 KΩ PU         |  |
| DISP0_DAT21          | AB7                                         | —                                        | NVCC_LCD      | GPIO               | ALT1                                | gpio5_GPIO[15]       | Input         | 100 KΩ PU         |  |
| DISP0_DAT22          | AH5                                         | —                                        | NVCC_LCD      | GPIO               | ALT1                                | gpio5_GPIO[16]       | Input         | 100 KΩ PU         |  |
| DISP0_DAT23          | AJ6                                         | —                                        | NVCC_LCD      | GPIO               | ALT1                                | gpio5_GPIO[17]       | Input         | 100 KΩ PU         |  |
| DISP0_DAT3           | AE2                                         | —                                        | NVCC_LCD      | GPIO               | ALT1                                | gpio4_GPIO[24]       | Input         | 100 KΩ PD         |  |
| DISP0_DAT4           | AF1                                         | —                                        | NVCC_LCD      | GPIO               | ALT1                                | gpio4_GPIO[25]       | Input         | 100 KΩ PD         |  |
| DISP0_DAT5           | AE1                                         | _                                        | NVCC_LCD      | GPIO               | ALT1                                | gpio4_GPIO[26]       | Input         | 100 KΩ PD         |  |
| DISP0_DAT6           | AD2                                         | _                                        | NVCC_LCD      | GPIO               | ALT1                                | gpio4_GPIO[27]       | Input         | 100 KΩ PD         |  |
| DISP0_DAT7           | AG1                                         | _                                        | NVCC_LCD      | GPIO               | ALT1                                | gpio4_GPIO[28]       | Input         | 100 KΩ PD         |  |
| DISP0_DAT8           | AG4                                         | _                                        | NVCC_LCD      | GPIO               | ALT1                                | gpio4_GPIO[29]       | Input         | 100 KΩ PU         |  |
| DISP0_DAT9           | AJ3                                         | _                                        | NVCC_LCD      | GPIO               | ALT1                                | gpio4_GPIO[30]       | Input         | 100 KΩ PU         |  |
| DRAM_A0              | W23                                         | AC6                                      | NVCC_EMI_DRAM | DDR3               | ALT0                                | emi_DRAM_A[0]        | Output        | Low               |  |
| DRAM_A1              | Y23                                         | AB6                                      | NVCC_EMI_DRAM | DDR3               | ALT0                                | emi_DRAM_A[1]        | Output        | Low               |  |
| DRAM_A10             | M28                                         | —                                        | NVCC_EMI_DRAM | DDR3               | ALT0                                | emi_DRAM_A[10]       | Output        | Low               |  |
| DRAM_A11             | J29                                         | —                                        | NVCC_EMI_DRAM | DDR3               | ALT0                                | emi_DRAM_A[11]       | Output        | Low               |  |
| DRAM_A12             | L28                                         | —                                        | NVCC_EMI_DRAM | DDR3               | ALT0                                | emi_DRAM_A[12]       | Output        | Low               |  |
| DRAM_A13             | M27                                         | _                                        | NVCC_EMI_DRAM | DDR3               | ALT0                                | emi_DRAM_A[13]       | Output        | Low               |  |
| DRAM_A14             | L27                                         | —                                        | NVCC_EMI_DRAM | DDR3               | ALT0                                | emi_DRAM_A[14]       | Output        | Low               |  |
| DRAM_A15             | D27                                         | —                                        | NVCC_EMI_DRAM | DDR3               | ALT0                                | emi_DRAM_A[15]       | Output        | Low               |  |
| DRAM_A2              | V23                                         | AC7                                      | NVCC_EMI_DRAM | DDR3               | ALT0                                | emi_DRAM_A[2]        | Output        | Low               |  |
| DRAM_A3              | L23                                         | AB8                                      | NVCC_EMI_DRAM | DDR3               | ALT0                                | emi_DRAM_A[3]        | Output        | Low               |  |
| DRAM_A4              | AA24                                        | AB9                                      | NVCC_EMI_DRAM | DDR3               | ALT0                                | emi_DRAM_A[4]        | Output        | Low               |  |
| DRAM_A5              | M23                                         | W1                                       | NVCC_EMI_DRAM | DDR3               | ALT0                                | emi_DRAM_A[5]        | Output        | Low               |  |
| DRAM_A6              | P23                                         | V2                                       | NVCC_EMI_DRAM | DDR3               | ALT0                                | emi_DRAM_A[6]        | Output        | Low               |  |
| DRAM_A7              | N23                                         | U1                                       | NVCC_EMI_DRAM | DDR3               | ALT0                                | emi_DRAM_A[7]        | Output        | Low               |  |
| DRAM_A8              | M24                                         | T2                                       | NVCC_EMI_DRAM | DDR3               | ALT0                                | emi_DRAM_A[8]        | Output        | Low               |  |
| DRAM_A9              | T23                                         | T1                                       | NVCC_EMI_DRAM | DDR3               | ALT0                                | emi_DRAM_A[9]        | Output        | Low               |  |
| DRAM_CALIBR<br>ATION | R23                                         | —                                        | NVCC_EMI_DRAM | CALIBRATI<br>ON    |                                     | DRAM_CALIBRATI<br>ON | Input         | —                 |  |

# Table 114. PoP 12 x 12 mm Signal Assignments, Power Rails, and I/O (continued)

|              | n<br>tact                                   | tact                                     |               |                    | Out of Reset Condition <sup>1</sup> |                |               |                   |  |
|--------------|---------------------------------------------|------------------------------------------|---------------|--------------------|-------------------------------------|----------------|---------------|-------------------|--|
| Contact Name | PoP Bottom<br>Package Contact<br>Assignment | PoP Top<br>Package Contact<br>Assignment | Power Rail    | I/O Buffer<br>Type | Alt.<br>Mode                        | Function       | Direct<br>ion | Config./<br>Value |  |
| DRAM_CAS     | AA23                                        | _                                        | NVCC_EMI_DRAM | DDR3               | ALT0                                | emi_DRAM_CAS   | Output        | High              |  |
| DRAM_CS0     | AB23                                        | AB3                                      | NVCC_EMI_DRAM | DDR3               | ALT0                                | emi_DRAM_CS[0] | Output        | High              |  |
| DRAM_CS1     | J24                                         | AB4                                      | NVCC_EMI_DRAM | DDR3               | ALT0                                | emi_DRAM_CS[1] | Output        | High              |  |
| DRAM_D0      | T29                                         | W22                                      | NVCC_EMI_DRAM | DDR3               | ALT0                                | emi_DRAM_D[0]  | Output        | High              |  |
| DRAM_D1      | V27                                         | AA23                                     | NVCC_EMI_DRAM | DDR3               | ALT0                                | emi_DRAM_D[1]  | Output        | High              |  |
| DRAM_D10     | AG22                                        | AC13                                     | NVCC_EMI_DRAM | DDR3               | ALT0                                | emi_DRAM_D[10] | Output        | High              |  |
| DRAM_D11     | AG29                                        | AC17                                     | NVCC_EMI_DRAM | DDR3               | ALT0                                | emi_DRAM_D[11] | Output        | High              |  |
| DRAM_D12     | AG23                                        | AB14                                     | NVCC_EMI_DRAM | DDR3               | ALT0                                | emi_DRAM_D[12] | Output        | High              |  |
| DRAM_D13     | AF29                                        | AB15                                     | NVCC_EMI_DRAM | DDR3               | ALT0                                | emi_DRAM_D[13] | Output        | High              |  |
| DRAM_D14     | AG28                                        | AB12                                     | NVCC_EMI_DRAM | DDR3               | ALT0                                | emi_DRAM_D[14] | Output        | High              |  |
| DRAM_D15     | AJ27                                        | AC16                                     | NVCC_EMI_DRAM | DDR3               | ALT0                                | emi_DRAM_D[15] | Output        | High              |  |
| DRAM_D16     | D29                                         | C22                                      | NVCC_EMI_DRAM | DDR3               | ALT0                                | emi_DRAM_D[16] | Output        | High              |  |
| DRAM_D17     | E29                                         | E23                                      | NVCC_EMI_DRAM | DDR3               | ALT0                                | emi_DRAM_D[17] | Output        | High              |  |
| DRAM_D18     | D28                                         | D23                                      | NVCC_EMI_DRAM | DDR3               | ALT0                                | emi_DRAM_D[18] | Output        | High              |  |
| DRAM_D19     | F28                                         | G23                                      | NVCC_EMI_DRAM | DDR3               | ALT0                                | emi_DRAM_D[19] | Output        | High              |  |
| DRAM_D2      | R29                                         | U22                                      | NVCC_EMI_DRAM | DDR3               | ALT0                                | emi_DRAM_D[2]  | Output        | High              |  |
| DRAM_D20     | F27                                         | F22                                      | NVCC_EMI_DRAM | DDR3               | ALT0                                | emi_DRAM_D[20] | Output        | High              |  |
| DRAM_D21     | G27                                         | H22                                      | NVCC_EMI_DRAM | DDR3               | ALT0                                | emi_DRAM_D[21] | Output        | High              |  |
| DRAM_D22     | E28                                         | E22                                      | NVCC_EMI_DRAM | DDR3               | ALT0                                | emi_DRAM_D[22] | Output        | High              |  |
| DRAM_D23     | F29                                         | H23                                      | NVCC_EMI_DRAM | DDR3               | ALT0                                | emi_DRAM_D[23] | Output        | High              |  |
| DRAM_D24     | F21                                         | A17                                      | NVCC_EMI_DRAM | DDR3               | ALT0                                | emi_DRAM_D[24] | Output        | High              |  |
| DRAM_D25     | C19                                         | A14                                      | NVCC_EMI_DRAM | DDR3               | ALT0                                | emi_DRAM_D[25] | Output        | High              |  |
| DRAM_D26     | G21                                         | B17                                      | NVCC_EMI_DRAM | DDR3               | ALT0                                | emi_DRAM_D[26] | Output        | High              |  |
| DRAM_D27     | G18                                         | A13                                      | NVCC_EMI_DRAM | DDR3               | ALT0                                | emi_DRAM_D[27] | Output        | High              |  |
| DRAM_D28     | G20                                         | B15                                      | NVCC_EMI_DRAM | DDR3               | ALT0                                | emi_DRAM_D[28] | Output        | High              |  |
| DRAM_D29     | F17                                         | B12                                      | NVCC_EMI_DRAM | DDR3               | ALT0                                | emi_DRAM_D[29] | Output        | High              |  |
| DRAM_D3      | U27                                         | Y22                                      | NVCC_EMI_DRAM | DDR3               | ALT0                                | emi_DRAM_D[3]  | Output        | High              |  |
| DRAM_D30     | F20                                         | A16                                      | NVCC_EMI_DRAM | DDR3               | ALT0                                | emi_DRAM_D[30] | Output        | High              |  |
| DRAM_D31     | G19                                         | B14                                      | NVCC_EMI_DRAM | DDR3               | ALT0                                | emi_DRAM_D[31] | Output        | High              |  |
| DRAM_D4      | R27                                         | T23                                      | NVCC_EMI_DRAM | DDR3               | ALT0                                | emi_DRAM_D[4]  | Output        | High              |  |

Table 114. PoP 12 x 12 mm Signal Assignments, Power Rails, and I/O (continued)

|                    | m<br>itact<br>nt                            | ntact<br>nt                              |               |                    |              | Out of Reset Condition <sup>1</sup> |               |                   |  |
|--------------------|---------------------------------------------|------------------------------------------|---------------|--------------------|--------------|-------------------------------------|---------------|-------------------|--|
| Contact Name       | PoP Bottom<br>Package Contact<br>Assignment | PoP Top<br>Package Contact<br>Assignment | Power Rail    | I/O Buffer<br>Type | Alt.<br>Mode | Function                            | Direct<br>ion | Config./<br>Value |  |
| DRAM_D5            | R28                                         | V23                                      | NVCC_EMI_DRAM | DDR3               | ALT0         | emi_DRAM_D[5]                       | Output        | High              |  |
| DRAM_D6            | P29                                         | T22                                      | NVCC_EMI_DRAM | DDR3               | ALT0         | emi_DRAM_D[6]                       | Output        | High              |  |
| DRAM_D7            | T28                                         | W23                                      | NVCC_EMI_DRAM | DDR3               | ALT0         | emi_DRAM_D[7]                       | Output        | High              |  |
| DRAM_D8            | AF28                                        | AC14                                     | NVCC_EMI_DRAM | DDR3               | ALT0         | emi_DRAM_D[8]                       | Output        | High              |  |
| DRAM_D9            | AE29                                        | AB17                                     | NVCC_EMI_DRAM | DDR3               | ALT0         | emi_DRAM_D[9]                       | Output        | High              |  |
| DRAM_DQM0          | N28                                         | N23                                      | NVCC_EMI_DRAM | DDR3               | ALT0         | emi_DRAM_DQM[0<br>]                 | Output        | Low               |  |
| DRAM_DQM1          | AD27                                        | AB20                                     | NVCC_EMI_DRAM | DDR3               | ALT0         | emi_DRAM_DQM[1<br>]                 | Output        | Low               |  |
| DRAM_DQM2          | H29                                         | L23                                      | NVCC_EMI_DRAM | DDR3               | ALT0         | emi_DRAM_DQM[2<br>]                 | Output        | Low               |  |
| DRAM_DQM3          | C23                                         | B20                                      | NVCC_EMI_DRAM | DDR3               | ALT0         | emi_DRAM_DQM[3<br>]                 | Output        | Low               |  |
| DRAM_RAS           | M29                                         | —                                        | NVCC_EMI_DRAM | DDR3               | ALT0         | emi_DRAM_RAS                        | Output        | High              |  |
| DRAM_RESET         | J28                                         | —                                        | NVCC_EMI_DRAM | DDR3               | ALT0         | emi_DRAM_RESET                      | Output        | Low               |  |
| DRAM_SDBA0         | H27                                         | _                                        | NVCC_EMI_DRAM | DDR3               | ALT0         | emi_DRAM_SDBA[<br>0]                | Output        | Low               |  |
| DRAM_SDBA1         | K27                                         | _                                        | NVCC_EMI_DRAM | DDR3               | ALT0         | emi_DRAM_SDBA[<br>1]                | Output        | Low               |  |
| DRAM_SDBA2         | K28                                         | —                                        | NVCC_EMI_DRAM | DDR3               | ALT0         | emi_DRAM_SDBA[<br>2]                | Output        | Low               |  |
| DRAM_SDCKE0        | AB24                                        | AC3                                      | NVCC_EMI_DRAM | DDR3               | ALT0         | emi_DRAM_SDCK<br>E[0]               | Output        | Low               |  |
| DRAM_SDCKE1        | F22                                         | AC4                                      | NVCC_EMI_DRAM | DDR3               | ALT0         | emi_DRAM_SDCK<br>E[1]               | Output        | Low               |  |
| DRAM_SDCLK_<br>0   |                                             | —                                        | NVCC_EMI_DRAM | DDR3CLK            | ALT0         | emi_DRAM_SDCLK<br>0                 | Output        | Floating          |  |
| DRAM_SDCLK_<br>0_B |                                             | —                                        | NVCC_EMI_DRAM | DDR3CLK            | ALT0         | emi_DRAM_SDCLK<br>0_B               | Output        | Floating          |  |
| DRAM_SDCLK_<br>1   | H23                                         | Y2                                       | NVCC_EMI_DRAM | DDR3CLK            | ALT0         | emi_DRAM_SDCLK<br>1                 | Output        | Floating          |  |
| DRAM_SDCLK_<br>1_B | J23                                         | Y1                                       | NVCC_EMI_DRAM | DDR3CLK            | ALT0         | emi_DRAM_SDCLK<br>1_B               | Output        | Floating          |  |
| DRAM_SDODT<br>0    | L29                                         | _                                        | NVCC_EMI_DRAM | DDR3               | ALT0         | emi_DRAM_ODT[0]                     | Output        | Low               |  |

# Table 114. PoP 12 x 12 mm Signal Assignments, Power Rails, and I/O (continued)

| Table 114. PoP 12 x 12 mm Signal Assignments, | Power Rails, and I/O (continued) |
|-----------------------------------------------|----------------------------------|
|-----------------------------------------------|----------------------------------|

|                  | m<br>Itact<br>nt                            | Top<br>Contact<br>nment                |               |                    |              | Out of Reset Condition <sup>1</sup> |               |                   |  |
|------------------|---------------------------------------------|----------------------------------------|---------------|--------------------|--------------|-------------------------------------|---------------|-------------------|--|
| Contact Name     | PoP Bottom<br>Package Contact<br>Assignment | PoP Top<br>Package Conta<br>Assignment | Power Rail    | I/O Buffer<br>Type | Alt.<br>Mode | Function                            | Direct<br>ion | Config./<br>Value |  |
| DRAM_SDODT<br>1  | H28                                         | —                                      | NVCC_EMI_DRAM | DDR3               | ALT0         | emi_DRAM_ODT[1]                     | Output        | Low               |  |
| DRAM_SDQS0       | N29                                         | R23                                    | NVCC_EMI_DRAM | DDR3CLK            | ALT0         | emi_DRAM_SDQS[<br>0]                | Input         | Low               |  |
| DRAM_SDQS0_<br>B | P28                                         | P22                                    | NVCC_EMI_DRAM | DDR3CLK            | ALT0         | emi_DRAM_SDQS_<br>B[0]              | Input         | High              |  |
| DRAM_SDQS1       | AE28                                        | AB18                                   | NVCC_EMI_DRAM | DDR3CLK            | ALT0         | emi_DRAM_SDQS[<br>1]                | Input         | Low               |  |
| DRAM_SDQS1_<br>B | AE27                                        | AC19                                   | NVCC_EMI_DRAM | DDR3CLK            | ALT0         | emi_DRAM_SDQS_<br>B[1]              | Input         | High              |  |
| DRAM_SDQS2       | G28                                         | J22                                    | NVCC_EMI_DRAM | DDR3CLK            | ALT0         | emi_DRAM_SDQS[<br>2]                | Input         | Low               |  |
| DRAM_SDQS2_<br>B | G29                                         | K23                                    | NVCC_EMI_DRAM | DDR3CLK            | ALT0         | emi_DRAM_SDQS_<br>B[2]              | Input         | High              |  |
| DRAM_SDQS3       | C22                                         | B18                                    | NVCC_EMI_DRAM | DDR3CLK            | ALT0         | emi_DRAM_SDQS[<br>3]                | Input         | Low               |  |
| DRAM_SDQS3_<br>B | C21                                         | A19                                    | NVCC_EMI_DRAM | DDR3CLK            | ALT0         | emi_DRAM_SDQS_<br>B[3]              | Input         | High              |  |
| DRAM_SDWE        | K29                                         | _                                      | NVCC_EMI_DRAM | DDR3               | ALT0         | emi_DRAM_SDWE                       | Output        | High              |  |
| ECKIL            | G14                                         | _                                      | NVCC_SRTC_POW | ANALOG             |              | ECKIL                               | _             | —                 |  |
| EIM_A16          | A7                                          | —                                      | NVCC_EIM_MAIN | UHVIO              | ALT0         | emi_EIM_A[16]                       | Output<br>2   | _                 |  |
| EIM_A17          | G8                                          | —                                      | NVCC_EIM_MAIN | UHVIO              | ALT0         | emi_EIM_A[17]                       | Output<br>2   |                   |  |
| EIM_A18          | F8                                          | _                                      | NVCC_EIM_MAIN | UHVIO              | ALT0         | emi_EIM_A[18]                       | Output<br>2   | _                 |  |
| EIM_A19          | A6                                          | —                                      | NVCC_EIM_MAIN | UHVIO              | ALT0         | emi_EIM_A[19]                       | Output<br>2   | _                 |  |
| EIM_A20          | B7                                          | —                                      | NVCC_EIM_MAIN | UHVIO              | ALT0         | emi_EIM_A[20]                       | Output<br>2   | —                 |  |
| EIM_A21          | C6                                          | —                                      | NVCC_EIM_MAIN | UHVIO              | ALT0         | emi_EIM_A[21]                       | Output<br>2   |                   |  |
| EIM_A22          | C2                                          |                                        | NVCC_EIM_MAIN | UHVIO              | ALT0         | emi_EIM_A[22]                       | Output<br>2   | _                 |  |
| EIM_A23          | B3                                          |                                        | NVCC_EIM_MAIN | UHVIO              | ALT0         | emi_EIM_A[23]                       | Output        | —                 |  |
| EIM_A24          | A4                                          | _                                      | NVCC_EIM_MAIN | UHVIO              | ALT0         | emi_EIM_A[24]                       | Output        | —                 |  |

|              | m<br>ntact                                  | itact<br>nt                              |               |                    |              | Out of Reset Co         | ndition <sup>1</sup> |                   |
|--------------|---------------------------------------------|------------------------------------------|---------------|--------------------|--------------|-------------------------|----------------------|-------------------|
| Contact Name | PoP Bottom<br>Package Contact<br>Assignment | PoP Top<br>Package Contact<br>Assignment | Power Rail    | I/O Buffer<br>Type | Alt.<br>Mode | Function                | Direct<br>ion        | Config./<br>Value |
| EIM_A25      | A3                                          | _                                        | NVCC_EIM_MAIN | UHVIO              | ALT0         | emi_EIM_A[25]           | Output               | _                 |
| EIM_BCLK     | F11                                         | _                                        | NVCC_EIM_MAIN | UHVIO              | ALT0         | emi_EIM_BCLK            | Output               | _                 |
| EIM_CS0      | G10                                         | _                                        | NVCC_EIM_MAIN | UHVIO              | ALT0         | emi_EIM_CS[0]           | Output               | _                 |
| EIM_CS1      | C4                                          | _                                        | NVCC_EIM_MAIN | UHVIO              | ALT0         | emi_EIM_CS[1]           | Output               | _                 |
| EIM_D16      | H1                                          | _                                        | NVCC_EIM_SEC  | UHVIO              | ALT1         | gpio3_GPIO[16]          | Input                | 100 KΩ PU         |
| EIM_D17      | G3                                          | _                                        | NVCC_EIM_SEC  | UHVIO              | ALT1         | gpio3_GPIO[17]          | Input                | 100 KΩ PU         |
| EIM_D18      | H2                                          | _                                        | NVCC_EIM_SEC  | UHVIO              | ALT1         | gpio3_GPIO[18]          | Input                | 100 KΩ PU         |
| EIM_D19      | G2                                          | _                                        | NVCC_EIM_SEC  | UHVIO              | ALT1         | gpio3_GPIO[19]          | Input                | 100 KΩ PU         |
| EIM_D20      | M7                                          | _                                        | NVCC_EIM_SEC  | UHVIO              | ALT1         | gpio3_GPIO[20]          | Input                | 100 KΩ PU         |
| EIM_D21      | H6                                          | _                                        | NVCC_EIM_SEC  | UHVIO              | ALT1         | gpio3_GPIO[21]          | Input                | 100 KΩ PU         |
| EIM_D22      | G1                                          | _                                        | NVCC_EIM_SEC  | UHVIO              | ALT1         | gpio3_GPIO[22]          | Input                | 360 KΩ PD         |
| EIM_D23      | F1                                          | _                                        | NVCC_EIM_SEC  | UHVIO              | ALT1         | gpio3_GPIO[23]          | Input                | 100 KΩ PU         |
| EIM_D24      | F9                                          | _                                        | NVCC_EIM_SEC  | UHVIO              | ALT1         | gpio3_GPIO[24]          | Input                | 100 KΩ PU         |
| EIM_D25      | E1                                          | _                                        | NVCC_EIM_SEC  | UHVIO              | ALT1         | gpio3_GPIO[25]          | Input                | 100 KΩ PU         |
| EIM_D26      | D1                                          | _                                        | NVCC_EIM_SEC  | UHVIO              | ALT1         | gpio3_GPIO[26]          | Input                | 100 KΩ PU         |
| EIM_D27      | C10                                         | _                                        | NVCC_EIM_SEC  | UHVIO              | ALT1         | gpio3_GPIO[27]          | Input                | 100 KΩ PU         |
| EIM_D28      | D2                                          | _                                        | NVCC_EIM_SEC  | UHVIO              | ALT1         | gpio3_GPIO[28]          | Input                | 100 KΩ PU         |
| EIM_D29      | C7                                          | _                                        | NVCC_EIM_SEC  | UHVIO              | ALT1         | gpio3_GPIO[29]          | Input                | 100 KΩ PU         |
| EIM_D30      | C1                                          | _                                        | NVCC_EIM_SEC  | UHVIO              | ALT1         | gpio3_GPIO[30]          | Input                | 100 KΩ PU         |
| EIM_D31      | F7                                          | _                                        | NVCC_EIM_SEC  | UHVIO              | ALT1         | gpio3_GPIO[31]          | Input                | 360 KΩ PD         |
| EIM_DA0      | K1                                          | _                                        | NVCC_EIM_MAIN | UHVIO              | ALT0         | emi_NAND_EIM_D<br>A[0]  | Input <sup>2</sup>   | 100 KΩ PU         |
| EIM_DA1      | G11                                         | _                                        | NVCC_EIM_MAIN | UHVIO              | ALT0         | emi_NAND_EIM_D<br>A[1]  | Input <sup>2</sup>   | 100 KΩ PU         |
| EIM_DA10     | L7                                          | —                                        | NVCC_EIM_MAIN | UHVIO              | ALT0         | emi_NAND_EIM_D<br>A[10] | Input <sup>2</sup>   | 100 KΩ PU         |
| EIM_DA11     | K7                                          | —                                        | NVCC_EIM_MAIN | UHVIO              | ALT0         | emi_NAND_EIM_D<br>A[11] | Input                | 100 KΩ PU         |
| EIM_DA12     | E2                                          | D1                                       | NVCC_EIM_MAIN | UHVIO              | ALT0         | emi_NAND_EIM_D<br>A[12] | Input                | 100 KΩ PU         |
| EIM_DA13     | F2                                          | E1                                       | NVCC_EIM_MAIN | UHVIO              | ALT0         | emi_NAND_EIM_D<br>A[13] | Input                | 100 KΩ PU         |

# Table 114. PoP 12 x 12 mm Signal Assignments, Power Rails, and I/O (continued)

|              | m<br>tact                                   | nt<br>nt                                 |               |                    |              | Out of Reset Condition <sup>1</sup> |                    |                   |  |
|--------------|---------------------------------------------|------------------------------------------|---------------|--------------------|--------------|-------------------------------------|--------------------|-------------------|--|
| Contact Name | PoP Bottom<br>Package Contact<br>Assignment | PoP Top<br>Package Contact<br>Assignment | Power Rail    | I/O Buffer<br>Type | Alt.<br>Mode | Function                            | Direct<br>ion      | Config./<br>Value |  |
| EIM_DA14     | J2                                          | G1                                       | NVCC_EIM_MAIN | UHVIO              | ALT0         | emi_NAND_EIM_D<br>A[14]             | Input              | 100 KΩ PU         |  |
| EIM_DA15     | K2                                          | H1                                       | NVCC_EIM_MAIN | UHVIO              | ALT0         | emi_NAND_EIM_D<br>A[15]             | Input              | 100 KΩ PU         |  |
| EIM_DA2      | F10                                         | —                                        | NVCC_EIM_MAIN | UHVIO              | ALT0         | emi_NAND_EIM_D<br>A[2]              | Input <sup>2</sup> | 100 KΩ PU         |  |
| EIM_DA3      | A8                                          | —                                        | NVCC_EIM_MAIN | UHVIO              | ALT0         | emi_NAND_EIM_D<br>A[3]              | Input <sup>2</sup> | 100 KΩ PU         |  |
| EIM_DA4      | E3                                          | D2                                       | NVCC_EIM_MAIN | UHVIO              | ALT0         | emi_NAND_EIM_D<br>A[4]              | Input <sup>2</sup> | 100 KΩ PU         |  |
| EIM_DA5      | F3                                          | E2                                       | NVCC_EIM_MAIN | UHVIO              | ALT0         | emi_NAND_EIM_D<br>A[5]              | Input <sup>2</sup> | 100 KΩ PU         |  |
| EIM_DA6      | J3                                          | G2                                       | NVCC_EIM_MAIN | UHVIO              | ALT0         | emi_NAND_EIM_D<br>A[6]              | Input <sup>2</sup> | 100 KΩ PU         |  |
| EIM_DA7      | К3                                          | H2                                       | NVCC_EIM_MAIN | UHVIO              | ALT0         | emi_NAND_EIM_D<br>A[7]              | Input <sup>2</sup> | 100 KΩ PU         |  |
| EIM_DA8      | A10                                         | —                                        | NVCC_EIM_MAIN | UHVIO              | ALT0         | emi_NAND_EIM_D<br>A[8]              | Input <sup>2</sup> | 100 KΩ PU         |  |
| EIM_DA9      | K6                                          | —                                        | NVCC_EIM_MAIN | UHVIO              | ALT0         | emi_NAND_EIM_D<br>A[9]              | Input <sup>2</sup> | 100 KΩ PU         |  |
| EIM_EB0      | J1                                          | —                                        | NVCC_EIM_MAIN | UHVIO              | ALT0         | emi_EIM_EB[0]                       | Output<br>2        |                   |  |
| EIM_EB1      | G7                                          | —                                        | NVCC_EIM_MAIN | UHVIO              | ALT0         | emi_EIM_EB[1]                       | Output<br>2        |                   |  |
| EIM_EB2      | J7                                          | —                                        | NVCC_EIM_MAIN | UHVIO              | ALT1         | gpio2_GPIO[30]                      | Input              | 100 KΩ PU         |  |
| EIM_EB3      | F6                                          | —                                        | NVCC_EIM_MAIN | UHVIO              | ALT1         | gpio2_GPIO[31]                      | Input              | 100 KΩ PU         |  |
| EIM_LBA      | A5                                          | —                                        | NVCC_EIM_MAIN | UHVIO              | ALT0         | emi_EIM_LBA                         | Output<br>2        | _                 |  |
| EIM_OE       | A9                                          | —                                        | NVCC_EIM_MAIN | UHVIO              | ALT0         | emi_EIM_OE                          | Output             | —                 |  |
| EIM_RW       | H7                                          | —                                        | NVCC_EIM_MAIN | UHVIO              | ALT0         | emi_EIM_RW                          | Output             | —                 |  |
| EIM_WAIT     | L6                                          | —                                        | NVCC_EIM_MAIN | UHVIO              | ALT0         | emi_EIM_WAIT                        | Output             | —                 |  |
| EXTAL        | G15                                         | —                                        | NVCC_XTAL     | ANALOG             | —            | EXTAL                               | —                  | —                 |  |
| FASTR_ANA    | AD29                                        | —                                        | NVCC_CKIH     | ANALOG             | —            | FASTR_ANA                           | _                  | —                 |  |
| FASTR_DIG    | AD28                                        | —                                        | NVCC_CKIH     | ANALOG             | —            | FASTR_DIG                           | —                  | —                 |  |
| FEC_CRS_DV   | Y27                                         | —                                        | NVCC_FEC      | UHVIO              | ALT1         | gpio1_GPIO[25]                      | Input              | 100 KΩ PU         |  |

|              | m<br>tact                                   | tact<br>nt                               |                    |                    |              | Out of Reset Co | ndition <sup>1</sup> |                   |
|--------------|---------------------------------------------|------------------------------------------|--------------------|--------------------|--------------|-----------------|----------------------|-------------------|
| Contact Name | PoP Bottom<br>Package Contact<br>Assignment | PoP Top<br>Package Contact<br>Assignment | Power Rail         | I/O Buffer<br>Type | Alt.<br>Mode | Function        | Direct<br>ion        | Config./<br>Value |
| FEC_MDC      | U28                                         | —                                        | NVCC_FEC           | UHVIO              | ALT1         | gpio1_GPIO[31]  | Input                | 100 KΩ PU         |
| FEC_MDIO     | AA29                                        | —                                        | NVCC_FEC           | UHVIO              | ALT1         | gpio1_GPIO[22]  | Input                | 100 KΩ PU         |
| FEC_REF_CLK  | Y29                                         | —                                        | NVCC_FEC           | UHVIO              | ALT1         | gpio1_GPIO[23]  | Input                | 100 KΩ PU         |
| FEC_RX_ER    | Y28                                         | —                                        | NVCC_FEC           | UHVIO              | ALT1         | gpio1_GPIO[24]  | Input                | 100 KΩ PU         |
| FEC_RXD0     | W28                                         | —                                        | NVCC_FEC           | UHVIO              | ALT1         | gpio1_GPIO[27]  | Input                | 100 KΩ PU         |
| FEC_RXD1     | W29                                         | —                                        | NVCC_FEC           | UHVIO              | ALT1         | gpio1_GPIO[26]  | Input                | 100 KΩ PU         |
| FEC_TX_EN    | V29                                         | —                                        | NVCC_FEC           | UHVIO              | ALT1         | gpio1_GPIO[28]  | Input                | 360 KΩ PD         |
| FEC_TXD0     | U29                                         | —                                        | NVCC_FEC           | UHVIO              | ALT1         | gpio1_GPIO[30]  | Input                | 100 KΩ PU         |
| FEC_TXD1     | V28                                         | —                                        | NVCC_FEC           | UHVIO              | ALT1         | gpio1_GPIO[29]  | Input                | 100 KΩ PU         |
| GPIO_0       | AD12                                        | _                                        | NVCC_GPIO          | UHVIO              | ALT1         | gpio1_GPIO[0]   | Input                | 360 KΩ PD         |
| GPIO_1       | AH12                                        | _                                        | NVCC_GPIO          | UHVIO              | ALT1         | gpio1_GPIO[1]   | Input                | 360 KΩ PD         |
| GPIO_10      | B25                                         | —                                        | TVDAC_AHVDDRG<br>B | GPIO               | ALT0         | gpio4_GPIO[0]   | Input                | 100 KΩ PU         |
| GPIO_11      | B26                                         | —                                        | TVDAC_AHVDDRG<br>B | GPIO               | ALT0         | gpio4_GPIO[1]   | Input                | 100 KΩ PU         |
| GPIO_12      | A26                                         | —                                        | TVDAC_AHVDDRG<br>B | GPIO               | ALT0         | gpio4_GPIO[2]   | Input                | 100 KΩ PU         |
| GPIO_13      | C25                                         | —                                        | TVDAC_AHVDDRG<br>B | GPIO               | ALT0         | gpio4_GPIO[3]   | Input                | 100 KΩ PU         |
| GPIO_14      | B27                                         | —                                        | TVDAC_AHVDDRG<br>B | GPIO               | ALT0         | gpio4_GPIO[4]   | Input                | 100 KΩ PU         |
| GPIO_16      | AH10                                        | —                                        | NVCC_GPIO          | UHVIO              | ALT1         | gpio7_GPIO[11]  | Input                | 360 KΩ PD         |
| GPIO_17      | AC10                                        | _                                        | NVCC_GPIO          | UHVIO              | ALT1         | gpio7_GPIO[12]  | Input                | 360 KΩ PD         |
| GPIO_18      | AC9                                         | _                                        | NVCC_GPIO          | UHVIO              | ALT1         | gpio7_GPIO[13]  | Input                | 360 KΩ PD         |
| GPIO_19      | AJ10                                        | —                                        | NVCC_KEYPAD        | UHVIO              | ALT1         | gpio4_GPIO[5]   | Input <sup>3</sup>   | 100 KΩ PU         |
| GPIO_2       | AG11                                        | —                                        | NVCC_GPIO          | UHVIO              | ALT1         | gpio1_GPIO[2]   | Input                | 360 KΩ PD         |
| GPIO_3       | AC12                                        | —                                        | NVCC_GPIO          | UHVIO              | ALT1         | gpio1_GPIO[3]   | Input                | 360 KΩ PD         |
| GPIO_4       | AH11                                        | —                                        | NVCC_GPIO          | UHVIO              | ALT1         | gpio1_GPIO[4]   | Input                | 100 KΩ PU         |
| GPIO_5       | AJ11                                        | —                                        | NVCC_GPIO          | UHVIO              | ALT1         | gpio1_GPIO[5]   | Input                | 360 KΩ PD         |
| GPIO_6       | AJ12                                        | —                                        | NVCC_GPIO          | UHVIO              | ALT1         | gpio1_GPIO[6]   | Input                | 360 KΩ PD         |
| GPIO_7       | AC11                                        | —                                        | NVCC_GPIO          | UHVIO              | ALT1         | gpio1_GPIO[7]   | Input                | 360 KΩ PD         |
| GPIO_8       | AD10                                        | —                                        | NVCC_GPIO          | UHVIO              | ALT1         | gpio1_GPIO[8]   | Input                | 360 KΩ PD         |

# Table 114. PoP 12 x 12 mm Signal Assignments, Power Rails, and I/O (continued)

|              | n<br>tact                                   | tact<br>tt                               |              |                    |              | Out of Reset Co | ndition <sup>1</sup> |                   |
|--------------|---------------------------------------------|------------------------------------------|--------------|--------------------|--------------|-----------------|----------------------|-------------------|
| Contact Name | PoP Bottom<br>Package Contact<br>Assignment | PoP Top<br>Package Contact<br>Assignment | Power Rail   | I/O Buffer<br>Type | Alt.<br>Mode | Function        | Direct<br>ion        | Config./<br>Value |
| GPIO_9       | AC13                                        | —                                        | NVCC_GPIO    | UHVIO              | ALT1         | gpio1_GPIO[9]   | Input                | 100 KΩ PU         |
| JTAG_MOD     | AD15                                        | —                                        | NVCC_JTAG    | GPIO               | ALT0         | sjc_MOD         | Input                | 100 KΩ PU         |
| JTAG_TCK     | AD13                                        | —                                        | NVCC_JTAG    | GPIO               | ALT0         | sjc_TCK         | Input                | 100 KΩ PD         |
| JTAG_TDI     | AC15                                        | —                                        | NVCC_JTAG    | GPIO               | ALT0         | sjc_TDI         | Input                | 47 KΩ PU          |
| JTAG_TDO     | AG15                                        | —                                        | NVCC_JTAG    | GPIO               | ALT0         | sjc_TDO         | Input                | Keeper            |
| JTAG_TMS     | AD16                                        | —                                        | NVCC_JTAG    | GPIO               | ALT0         | sjc_TMS         | Input                | 47 KΩ PU          |
| JTAG_TRSTB   | AC17                                        | —                                        | NVCC_JTAG    | GPIO               | ALT0         | sjc_TRSTB       | Input                | 47 KΩ PU          |
| KEY_COL0     | AG9                                         | —                                        | NVCC_KEYPAD  | UHVIO              | ALT1         | gpio4_GPIO[6]   | Input <sup>4</sup>   | 100 KΩ PU         |
| KEY_COL1     | AJ9                                         | —                                        | NVCC_KEYPAD  | UHVIO              | ALT1         | gpio4_GPIO[8]   | Input                | 100 KΩ PU         |
| KEY_COL2     | AG8                                         | —                                        | NVCC_KEYPAD  | UHVIO              | ALT1         | gpio4_GPIO[10]  | Input                | 100 KΩ PU         |
| KEY_COL3     | AJ8                                         | —                                        | NVCC_KEYPAD  | UHVIO              | ALT1         | gpio4_GPIO[12]  | Input                | 100 KΩ PU         |
| KEY_COL4     | AH7                                         | —                                        | NVCC_KEYPAD  | UHVIO              | ALT1         | gpio4_GPIO[14]  | Input                | 100 KΩ PU         |
| KEY_ROW0     | AH9                                         | —                                        | NVCC_KEYPAD  | UHVIO              | ALT1         | gpio4_GPIO[7]   | Input                | 360 KΩ PD         |
| KEY_ROW1     | AH8                                         | —                                        | NVCC_KEYPAD  | UHVIO              | ALT1         | gpio4_GPIO[9]   | Input                | 100 KΩ PU         |
| KEY_ROW2     | AJ7                                         | —                                        | NVCC_KEYPAD  | UHVIO              | ALT1         | gpio4_GPIO[11]  | Input                | 100 KΩ PU         |
| KEY_ROW3     | AG7                                         | —                                        | NVCC_KEYPAD  | UHVIO              | ALT1         | gpio4_GPIO[13]  | Input                | 100 KΩ PU         |
| KEY_ROW4     | AD8                                         | —                                        | NVCC_KEYPAD  | UHVIO              | ALT1         | gpio4_GPIO[15]  | Input                | 360 KΩ PD         |
| LVDS_BG_RES  | C18                                         | —                                        | NVCC_LVDS_BG | ANALOG             | —            | LVDS_BG_RES     | —                    | —                 |
| LVDS0_CLK_N  | B19                                         | —                                        | NVCC_LVDS    | LVDS               | ALT0         | gpio7_GPI[25]   | Input                | Floating          |
| LVDS0_CLK_P  | A19                                         | —                                        | NVCC_LVDS    | LVDS               | ALT0         | gpio7_GPI[24]   | Input                | Floating          |
| LVDS0_TX0_N  | B22                                         | —                                        | NVCC_LVDS    | LVDS               | ALT0         | gpio7_GPI[31]   | Input                | Floating          |
| LVDS0_TX0_P  | A22                                         | —                                        | NVCC_LVDS    | LVDS               | ALT0         | gpio7_GPI[30]   | Input                | Floating          |
| LVDS0_TX1_N  | A21                                         | —                                        | NVCC_LVDS    | LVDS               | ALT0         | gpio7_GPI[29]   | Input                | Floating          |
| LVDS0_TX1_P  | B21                                         | —                                        | NVCC_LVDS    | LVDS               | ALT0         | gpio7_GPI[28]   | Input                | Floating          |
| LVDS0_TX2_N  | B20                                         | —                                        | NVCC_LVDS    | LVDS               | ALT0         | gpio7_GPI[27]   | Input                | Floating          |
| LVDS0_TX2_P  | A20                                         | —                                        | NVCC_LVDS    | LVDS               | ALT0         | gpio7_GPI[26]   | Input                | Floating          |
| LVDS0_TX3_N  | B18                                         | —                                        | NVCC_LVDS    | LVDS               | ALT0         | gpio7_GPI[23]   | Input                | Floating          |
| LVDS0_TX3_P  | A18                                         | —                                        | NVCC_LVDS    | LVDS               | ALT0         | gpio7_GPI[22]   | Input                | Floating          |
| LVDS1_CLK_N  | A15                                         | —                                        | NVCC_LVDS    | LVDS               | ALT0         | gpio6_GPI[27]   | Input                | Floating          |
| LVDS1_CLK_P  | B15                                         | _                                        | NVCC_LVDS    | LVDS               | ALT0         | gpio6_GPI[26]   | Input                | Floating          |

Table 114. PoP 12 x 12 mm Signal Assignments, Power Rails, and I/O (continued)

|                    | m<br>tact                                   | Top<br>Contact<br>nment                |               |                    |              | Out of Reset Co | ndition <sup>1</sup> |                   |
|--------------------|---------------------------------------------|----------------------------------------|---------------|--------------------|--------------|-----------------|----------------------|-------------------|
| Contact Name       | PoP Bottom<br>Package Contact<br>Assignment | PoP Top<br>Package Conts<br>Assignment | Power Rail    | I/O Buffer<br>Type | Alt.<br>Mode | Function        | Direct<br>ion        | Config./<br>Value |
| LVDS1_TX0_N        | B17                                         | _                                      | NVCC_LVDS     | LVDS               | ALT0         | gpio6_GPI[31]   | Input                | Floating          |
| LVDS1_TX0_P        | A17                                         | _                                      | NVCC_LVDS     | LVDS               | ALT0         | gpio6_GPI[30]   | Input                | Floating          |
| LVDS1_TX1_N        | A16                                         | _                                      | NVCC_LVDS     | LVDS               | ALT0         | gpio6_GPI[29]   | Input                | Floating          |
| LVDS1_TX1_P        | B16                                         | _                                      | NVCC_LVDS     | LVDS               | ALT0         | gpio6_GPI[28]   | Input                | Floating          |
| LVDS1_TX2_N        | A14                                         | _                                      | NVCC_LVDS     | LVDS               | ALT0         | gpio6_GPI[25]   | Input                | Floating          |
| LVDS1_TX2_P        | B14                                         | _                                      | NVCC_LVDS     | LVDS               | ALT0         | gpio6_GPI[24]   | Input                | Floating          |
| LVDS1_TX3_N        | A13                                         | —                                      | NVCC_LVDS     | LVDS               | ALT0         | gpio6_GPI[23]   | Input                | Floating          |
| LVDS1_TX3_P        | B13                                         | —                                      | NVCC_LVDS     | LVDS               | ALT0         | gpio6_GPI[22]   | Input                | Floating          |
| NANDF_ALE          | N3                                          | L2                                     | NVCC_NANDF    | UHVIO              | ALT1         | gpio6_GPIO[8]   | Input                | 100 KΩ PU         |
| NANDF_CLE          | G16                                         | —                                      | NVCC_NANDF    | UHVIO              | ALT1         | gpio6_GPIO[7]   | Input                | 100 KΩ PU         |
| NANDF_CS0          | P2                                          | M1                                     | NVCC_NANDF    | UHVIO              | ALT1         | gpio6_GPIO[11]  | Input                | 100 KΩ PU         |
| NANDF_CS1          | A11                                         | —                                      | NVCC_NANDF    | UHVIO              | ALT1         | gpio6_GPIO[14]  | Input                | 100 KΩ PU         |
| NANDF_CS2          | C12                                         | —                                      | NVCC_NANDF    | UHVIO              | ALT1         | gpio6_GPIO[15]  | Input                | 100 KΩ PU         |
| NANDF_CS3          | A12                                         | —                                      | NVCC_NANDF    | UHVIO              | ALT1         | gpio6_GPIO[16]  | Input                | 100 KΩ PU         |
| NANDF_RB0          | C15                                         | —                                      | NVCC_NANDF    | UHVIO              | ALT1         | gpio6_GPIO[10]  | Input                | 100 KΩ PU         |
| NANDF_RE_B         | М3                                          | K2                                     | NVCC_EIM_MAIN | UHVIO              | ALT1         | gpio6_GPIO[13]  | Input                | 100 KΩ PU         |
| NANDF_WE_B         | M2                                          | K1                                     | NVCC_EIM_MAIN | UHVIO              | ALT1         | gpio6_GPIO[12]  | Input                | 100 KΩ PU         |
| NANDF_WP_B         | T2                                          | N1                                     | NVCC_NANDF    | UHVIO              | ALT1         | gpio6_GPIO[9]   | Input                | 100 KΩ PU         |
| PATA_BUFFER_<br>EN | V6                                          | —                                      | NVCC_PATA     | UHVIO              | ALT1         | gpio7_GPIO[1]   | Input                | 100 KΩ PU         |
| PATA_CS_0          | AA2                                         | —                                      | NVCC_PATA     | UHVIO              | ALT1         | gpio7_GPIO[9]   | Input                | 100 KΩ PU         |
| PATA_CS_1          | AB1                                         | —                                      | NVCC_PATA     | UHVIO              | ALT1         | gpio7_GPIO[10]  | Input                | 100 KΩ PU         |
| PATA_DA_0          | N2                                          | L1                                     | NVCC_PATA     | UHVIO              | ALT1         | gpio7_GPIO[6]   | Input                | 100 KΩ PU         |
| PATA_DA_1          | AB2                                         | —                                      | NVCC_PATA     | UHVIO              | ALT1         | gpio7_GPIO[7]   | Input                | 100 KΩ PU         |
| PATA_DA_2          | Y3                                          | —                                      | NVCC_PATA     | UHVIO              | ALT1         | gpio7_GPIO[8]   | Input                | 100 KΩ PU         |
| PATA_DATA0         | B9                                          | A7                                     | NVCC_PATA     | UHVIO              | ALT1         | gpio2_GPIO[0]   | Input                | 100 KΩ PU         |
| PATA_DATA1         | B8                                          | B6                                     | NVCC_PATA     | UHVIO              | ALT1         | gpio2_GPIO[1]   | Input                | 100 KΩ PU         |
| PATA_DATA10        | B10                                         | A8                                     | NVCC_PATA     | UHVIO              | ALT1         | gpio2_GPIO[10]  | Input                | 100 KΩ PU         |
| PATA_DATA11        | C9                                          | B7                                     | NVCC_PATA     | UHVIO              | ALT1         | gpio2_GPIO[11]  | Input                | 100 KΩ PU         |
| PATA_DATA12        | Y1                                          | —                                      | NVCC_PATA     | UHVIO              | ALT1         | gpio2_GPIO[12]  | Input                | 100 KΩ PU         |

# Table 114. PoP 12 x 12 mm Signal Assignments, Power Rails, and I/O (continued)

|                   | n<br>tact                                   | Top<br>Contact<br>ment                 |               |                    |              | Out of Reset Co        | ndition <sup>1</sup> |                   |
|-------------------|---------------------------------------------|----------------------------------------|---------------|--------------------|--------------|------------------------|----------------------|-------------------|
| Contact Name      | PoP Bottom<br>Package Contact<br>Assignment | PoP Top<br>Package Conta<br>Assignment | Power Rail    | I/O Buffer<br>Type | Alt.<br>Mode | Function               | Direct<br>ion        | Config./<br>Value |
| PATA_DATA13       | AA1                                         | —                                      | NVCC_PATA     | UHVIO              | ALT1         | gpio2_GPIO[13]         | Input                | 100 KΩ PU         |
| PATA_DATA14       | W1                                          | —                                      | NVCC_PATA     | UHVIO              | ALT1         | gpio2_GPIO[14]         | Input                | 100 KΩ PU         |
| PATA_DATA15       | V1                                          | _                                      | NVCC_PATA     | UHVIO              | ALT1         | gpio2_GPIO[15]         | Input                | 100 KΩ PU         |
| PATA_DATA2        | B6                                          | A5                                     | NVCC_PATA     | UHVIO              | ALT1         | gpio2_GPIO[2]          | Input                | 100 KΩ PU         |
| PATA_DATA3        | C5                                          | B4                                     | NVCC_PATA     | UHVIO              | ALT1         | gpio2_GPIO[3]          | Input                | 100 KΩ PU         |
| PATA_DATA4        | Y2                                          | _                                      | NVCC_PATA     | UHVIO              | ALT1         | gpio2_GPIO[4]          | Input                | 100 KΩ PU         |
| PATA_DATA5        | V3                                          | _                                      | NVCC_PATA     | UHVIO              | ALT1         | gpio2_GPIO[5]          | Input                | 100 KΩ PU         |
| PATA_DATA6        | V2                                          | _                                      | NVCC_PATA     | UHVIO              | ALT1         | gpio2_GPIO[6]          | Input                | 100 KΩ PU         |
| PATA_DATA7        | W2                                          | _                                      | NVCC_PATA     | UHVIO              | ALT1         | gpio2_GPIO[7]          | Input                | 100 KΩ PU         |
| PATA_DATA8        | B12                                         | A10                                    | NVCC_PATA     | UHVIO              | ALT1         | gpio2_GPIO[8]          | Input                | 100 KΩ PU         |
| PATA_DATA9        | B11                                         | B9                                     | NVCC_PATA     | UHVIO              | ALT1         | gpio2_GPIO[9]          | Input                | 100 KΩ PU         |
| PATA_DIOR         | AB3                                         | _                                      | NVCC_PATA     | UHVIO              | ALT1         | gpio7_GPIO[3]          | Input                | 100 KΩ PU         |
| PATA_DIOW         | AA6                                         | _                                      | NVCC_PATA     | UHVIO              | ALT1         | gpio6_GPIO[17]         | Input                | 100 KΩ PU         |
| PATA_DMACK        | Y6                                          | _                                      | NVCC_PATA     | UHVIO              | ALT1         | gpio6_GPIO[18]         | Input                | 100 KΩ PU         |
| PATA_DMARQ        | W6                                          | _                                      | NVCC_PATA     | UHVIO              | ALT1         | gpio7_GPIO[0]          | Input                | 100 KΩ PU         |
| PATA_INTRQ        | V7                                          | _                                      | NVCC_PATA     | UHVIO              | ALT1         | gpio7_GPIO[2]          | Input                | 100 KΩ PU         |
| PATA_IORDY        | B5                                          | A4                                     | NVCC_PATA     | UHVIO              | ALT1         | gpio7_GPIO[5]          | Input                | 100 KΩ PU         |
| PATA_RESET_B      | B4                                          | A3                                     | NVCC_PATA     | UHVIO              | ALT1         | gpio7_GPIO[4]          | Input                | 100 KΩ PU         |
| PMIC_ON_REQ       | F12                                         | _                                      | NVCC_SRTC_POW | GPIO               | ALT0         | srtc_SRTCALARM         | Output               | _                 |
| PMIC_STBY_R<br>EQ | G17                                         | —                                      | NVCC_SRTC_POW | GPIO               | ALT0         | ccm_PMIC_VSTBY<br>_REQ | Output               | _                 |
| POR_B             | AC27                                        | _                                      | NVCC_RESET    | LVIO               | ALT0         | src_POR_B              | Input                | 100 KΩ PU         |
| RESET_IN_B        | AB28                                        | _                                      | NVCC_RESET    | LVIO               | ALT0         | src_RESET_B            | Input                | 100 KΩ PU         |
| SATA_REFCLK<br>M  | AJ18                                        | —                                      | VPH           | ANALOG             | —            | SATA_REFCLKM           | -                    | _                 |
| SATA_REFCLK<br>P  | AH18                                        | —                                      | VPH           | ANALOG             | —            | SATA_REFCLKP           | -                    |                   |
| SATA_REXT         | AJ17                                        | —                                      | VPH           | ANALOG             | —            | SATA_REXT              | —                    | —                 |
| SATA_RXM          | AH16                                        | —                                      | VPH           | ANALOG             | —            | SATA_RXM               | —                    | —                 |
| SATA_RXP          | AJ16                                        | _                                      | VPH           | ANALOG             | _            | SATA_RXP               | —                    | —                 |
| SATA_TXM          | AH14                                        | _                                      | VPH           | ANALOG             | _            | SATA_TXM               | —                    | —                 |

Table 114. PoP 12 x 12 mm Signal Assignments, Power Rails, and I/O (continued)

|                    | m<br>itact                                  | itact<br>nt                              |                                 |                    |              | Out of Reset Co    | ndition <sup>1</sup> |                   |
|--------------------|---------------------------------------------|------------------------------------------|---------------------------------|--------------------|--------------|--------------------|----------------------|-------------------|
| Contact Name       | PoP Bottom<br>Package Contact<br>Assignment | PoP Top<br>Package Contact<br>Assignment | Power Rail                      | I/O Buffer<br>Type | Alt.<br>Mode | Function           | Direct<br>ion        | Config./<br>Value |
| SATA_TXP           | AJ14                                        | —                                        | VPH                             | ANALOG             | -            | SATA_TXP           | _                    | _                 |
| SD1_CLK            | AJ26                                        | _                                        | NVCC_SD1                        | UHVIO              | ALT1         | gpio1_GPIO[20]     | Input                | 100 KΩ PU         |
| SD1_CMD            | AH26                                        | —                                        | NVCC_SD1                        | UHVIO              | ALT1         | gpio1_GPIO[18]     | Input                | 100 KΩ PU         |
| SD1_DATA0          | AH27                                        | _                                        | NVCC_SD1                        | UHVIO              | ALT1         | gpio1_GPIO[16]     | Input                | 100 KΩ PU         |
| SD1_DATA1          | AG25                                        | _                                        | NVCC_SD1                        | UHVIO              | ALT1         | gpio1_GPIO[17]     | Input                | 100 KΩ PU         |
| SD1_DATA2          | AH25                                        | _                                        | NVCC_SD1                        | UHVIO              | ALT1         | gpio1_GPIO[19]     | Input                | 100 KΩ PU         |
| SD1_DATA3          | AJ25                                        | _                                        | NVCC_SD1                        | UHVIO              | ALT1         | gpio1_GPIO[21]     | Input                | 100 KΩ PU         |
| SD2_CLK            | AG19                                        | _                                        | NVCC_SD2                        | UHVIO              | ALT1         | gpio1_GPIO[10]     | Input                | 100 KΩ PU         |
| SD2_CMD            | AD21                                        | —                                        | NVCC_SD2                        | UHVIO              | ALT1         | gpio1_GPIO[11]     | Input                | 100 KΩ PU         |
| SD2_DATA0          | AH17                                        | —                                        | NVCC_SD2                        | UHVIO              | ALT1         | gpio1_GPIO[15]     | Input                | 100 KΩ PU         |
| SD2_DATA1          | AG17                                        | —                                        | NVCC_SD2                        | UHVIO              | ALT1         | gpio1_GPIO[14]     | Input                | 100 KΩ PU         |
| SD2_DATA2          | AD17                                        | —                                        | NVCC_SD2                        | UHVIO              | ALT1         | gpio1_GPIO[13]     | Input                | 100 KΩ PU         |
| SD2_DATA3          | AG18                                        | —                                        | NVCC_SD2                        | UHVIO              | ALT1         | gpio1_GPIO[12]     | Input                | 100 KΩ PU         |
| TEST_MODE          | AA27                                        | _                                        | NVCC_RESET                      | LVIO               | ALT0         | tcu_TEST_MODE      | Input                | 100 KΩ PD         |
| TVCDC_IOB_B<br>ACK | B23                                         | —                                        | TVDAC_AHVDDRG<br>B              | ANALOG             | —            | TVCDC_IOB_BACK     | —                    | —                 |
| TVCDC_IOG_B<br>ACK | A24                                         | _                                        | TVDAC_AHVDDRG<br>B              | ANALOG             | —            | TVCDC_IOG_BAC<br>K | _                    | —                 |
| TVCDC_IOR_B<br>ACK | C28                                         | —                                        | TVDAC_AHVDDRG<br>B              | ANALOG             | —            | TVCDC_IOR_BACK     | —                    | —                 |
| TVDAC_COMP         | A25                                         | —                                        | TVDAC_AHVDDRG<br>B              | ANALOG             | —            | TVDAC_COMP         | —                    | —                 |
| TVDAC_IOB          | A23                                         | —                                        | TVDAC_AHVDDRG<br>B              | ANALOG             | —            | TVDAC_IOB          | _                    | —                 |
| TVDAC_IOG          | B24                                         | —                                        | TVDAC_AHVDDRG<br>B              | ANALOG             | —            | TVDAC_IOG          | _                    | —                 |
| TVDAC_IOR          | C29                                         | —                                        | TVDAC_AHVDDRG<br>B              | ANALOG             | —            | TVDAC_IOR          | -                    | —                 |
| USB_H1_DN          | AH21                                        | —                                        | USB_H1_VDDA25,<br>USB_H1_VDDA33 | ANALOG5<br>0       | —            | USB_H1_DN          | —                    | —                 |
| USB_H1_DP          | AJ21                                        | —                                        | USB_H1_VDDA25,<br>USB_H1_VDDA33 | ANALOG5<br>0       | —            | USB_H1_DP          | —                    | —                 |

# Table 114. PoP 12 x 12 mm Signal Assignments, Power Rails, and I/O (continued)

|                     | ct                                          | t                                        |                                       |                    |              | Out of Reset Co     | ndition <sup>1</sup> |                   |
|---------------------|---------------------------------------------|------------------------------------------|---------------------------------------|--------------------|--------------|---------------------|----------------------|-------------------|
| Contact Name        | PoP Bottom<br>Package Contact<br>Assignment | PoP Top<br>Package Contact<br>Assignment | Power Rail                            | I/O Buffer<br>Type | Alt.<br>Mode | Function            | Direct               | Config./<br>Value |
| USB_H1_GPAN<br>AIO  | AJ20                                        | —                                        | USB_H1_VDDA25,<br>USB_H1_VDDA33       | ANALOG2<br>5       | —            | USB_H1_GPANAIO      | _                    | _                 |
| USB_H1_RREF<br>EXT  | AH20                                        | _                                        | USB_H1_VDDA25,<br>USB_H1_VDDA33       | ANALOG2<br>5       | _            | USB_H1_RREFEX<br>T  |                      | _                 |
| USB_H1_VBUS         | AJ22                                        | —                                        | USB_H1_VDDA25,<br>USB_H1_VDDA33       | ANALOG5<br>0       | —            | USB_H1_VBUS         | _                    |                   |
| USB_OTG_DN          | AJ23                                        | _                                        | USB_OTG_VDDA25<br>,<br>USB_OTG_VDDA33 | ANALOG5<br>0       |              | USB_OTG_DN          | _                    | _                 |
| USB_OTG_DP          | AH23                                        | _                                        | USB_OTG_VDDA25<br>,<br>USB_OTG_VDDA33 | ANALOG5<br>0       | _            | USB_OTG_DP          | _                    | _                 |
| USB_OTG_GPA<br>NAIO | AH24                                        | _                                        | USB_OTG_VDDA25<br>,<br>USB_OTG_VDDA33 | ANALOG2<br>5       | _            | USB_OTG_GPANAI<br>O | _                    | _                 |
| USB_OTG_ID          | AH22                                        | _                                        | USB_OTG_VDDA25<br>,<br>USB_OTG_VDDA33 | ANALOG2<br>5       | _            | USB_OTG_ID          | _                    | _                 |
| USB_OTG_RRE<br>FEXT | AJ24                                        | —                                        | USB_OTG_VDDA25<br>,<br>USB_OTG_VDDA33 | ANALOG2<br>5       | —            | USB_OTG_RREFE<br>XT | —                    | _                 |
| USB_OTG_VBU<br>S    | AG21                                        | —                                        | USB_OTG_VDDA25<br>,<br>USB_OTG_VDDA33 | ANALOG5<br>0       | —            | USB_OTG_VBUS        | —                    | _                 |
| XTAL                | F15                                         | —                                        | NVCC_XTAL                             | ANALOG             | —            | XTAL                | —                    | _                 |

Table 114. PoP 12 x 12 mm Signal Assignments, Power Rails, and I/O (continued)

<sup>1</sup> The state immediately after reset and before ROM firmware or software has executed.

<sup>2</sup> During power-on reset this port acts as input for fuse override,  $\sim$ 33K $\Omega$  PU/PD recommended to set the value. See Section 5.1, "Boot Mode Configuration Pins" for details.

<sup>3</sup> During power-on reset this port acts as output for diagnostic signal INT\_BOOT

<sup>4</sup> During power-on reset this port acts as output for diagnostic signal ANY\_PU\_RST

# 6.3.3 12 x 12 mm PoP, 0.4 Pitch Ball Maps

Table 115 shows the  $12 \times 12$  mm, 0.4 pitch top ball map.

Table 116 shows the  $12 \times 12$  mm, 0.4 pitch bottom ball map.

|    | -           | 2        | e            | 4          | 2          | 9          | 7           | 8           | 6          | 10         | ÷        | 12       | 13       | 14       | 15       | 16       | 17       | 18         | 19           | 20        | 21       | 22       | 23       |   |
|----|-------------|----------|--------------|------------|------------|------------|-------------|-------------|------------|------------|----------|----------|----------|----------|----------|----------|----------|------------|--------------|-----------|----------|----------|----------|---|
| ۷  | NC          | NC       | PATA_RESET_B | PATA_IORDY | PATA_DATA2 | POP_VCCMM  | PATA_DATA0  | PATA_DATA10 | POP_VCCQMM | PATA_DATA8 | POP_VDD1 | GND      | DRAM_D27 | DRAM_D25 | GND      | DRAM_D30 | DRAM_D24 | GND        | DRAM_SDQS3_B | POP_VDD1  | GND      | NC       | NC       | ٨ |
| В  | NC          | NC       | POP_VDD1     | PATA_DATA3 | GND        | PATA_DATA1 | PATA_DATA11 | GND         | PATA_DATA9 | GND        | POP_VDD2 | DRAM_D29 | POP_VDDQ | DRAM_D31 | DRAM_D28 | POP_VDDQ | DRAM_D26 | DRAM_SDQS3 | POP_VDDQ     | DRAM_DQM3 | POP_VDD2 | NC       | NC       | в |
| C  | GND         | POP_VDD2 | NC           | NC         | NC         | NC         | NC          | NC          | NC         | NC         | NC       | NC       | NC       | NC       | NC       | NC       | NC       | NC         | NC           | NC        | NC       | DRAM_D16 | GND      | ပ |
| D  | EIM_DA12    | EIM_DA4  | NC           | NC         | NC         | NC         | NC          | NC          | NC         | NC         | NC       | NC       | NC       | NC       | NC       | NC       | NC       | NC         | NC           | NC        | NC       | POP_VDDQ | DRAM_D18 | ۵ |
| Ш  | EIM_DA13    | EIM_DA5  | NC           | NC         | NC         | NC         | NC          | NC          | NC         | NC         | NC       | NC       | NC       | NC       | NC       | NC       | NC       | NC         | NC           | NC        | NC       | DRAM_D22 | DRAM_D17 | ш |
| ш  | POP_VCCQMM1 | GND      | NC           | NC         | NC         | NC         | NC          | NC          | NC         | NC         | NC       | NC       | NC       | NC       | NC       | NC       | NC       | NC         | NC           | NC        | NC       | DRAM_D20 | GND      | Ľ |
| IJ | EIM_DA14    | EIM_DA6  | NC           | NC         | NC         | NC         | NC          | NC          | NC         | NC         | NC       | NC       | NC       | NC       | NC       | NC       | NC       | NC         | NC           | NC        | NC       | POP_VDDQ | DRAM_D19 | σ |
| н  | EIM_DA15    | EIM_DA7  | NC           | NC         | NC         | NC         | NC          | NC          | NC         | NC         | NC       | NC       | NC       | NC       | NC       | NC       | NC       | NC         | NC           | NC        | NC       | DRAM_D21 | DRAM_D23 | Т |
|    | ٦           | 2        | 3            | 4          | 5          | 9          | 7           | 8           | 6          | 10         | 11       | 12       | 13       | 14       | 15       | 16       | 17       | 18         | 19           | 20        | 21       | 22       | 23       |   |

Table 115. PoP 12  $\times$  12 mm, 0.4 Pitch Top Ball Map

|    | æ          | ٩            | z          | Σ         | _         | ¥            | 7          |    |
|----|------------|--------------|------------|-----------|-----------|--------------|------------|----|
| ł  | GND        | POP_ZQ       | NANDF_WP_B | NANDF_CS0 | PATA_DA_0 | NANDF_WE_B   | POP_VCCMM  | 1  |
| 7  | POP_VDD2   | DDR_VREF     | POP_VDD1   | GND       | NANDF_ALE | NANDF_RE_B   | GND        | 2  |
| e  | NC         | NC           | NC         | NC        | NC        | NC           | NC         | e  |
| 4  | NC         | NC           | NC         | NC        | NC        | NC           | NC         | 4  |
| 5  | NC         | NC           | NC         | NC        | NC        | NC           | NC         | 2  |
| 9  | NC         | NC           | NC         | NC        | NC        | NC           | NC         | 9  |
| 7  | NC         | NC           | NC         | NC        | NC        | NC           | NC         | 7  |
| 8  | NC         | NC           | NC         | NC        | NC        | NC           | NC         | 8  |
| 6  | NC         | NC           | NC         | NC        | NC        | NC           | NC         | 6  |
| 10 | NC         | NC           | NC         | NC        | NC        | NC           | NC         | 10 |
| 11 | NC         | NC           | NC         | NC        | NC        | NC           | NC         | ÷  |
| 12 | NC         | NC           | NC         | NC        | NC        | NC           | NC         | 12 |
| 13 | NC         | NC           | NC         | NC        | NC        | NC           | NC         | 13 |
| 14 | NC         | NC           | NC         | NC        | NC        | NC           | NC         | 14 |
| 15 | NC         | NC           | NC         | NC        | NC        | NC           | NC         | 15 |
| 16 | NC         | NC           | NC         | NC        | NC        | NC           | NC         | 16 |
| 17 | NC         | NC           | NC         | NC        | NC        | NC           | NC         | 17 |
| 18 | NC         | NC           | NC         | NC        | NC        | NC           | NC         | 18 |
| 19 | NC         | NC           | NC         | NC        | NC        | NC           | NC         | 19 |
| 20 | NC         | NC           | NC         | NC        | NC        | NC           | NC         | 20 |
| 21 | NC         | NC           | NC         | NC        | NC        | NC           | NC         | 21 |
| 22 | POP_VDDQ   | DRAM_SDQS0_B | POP_VDD1   | DDR_VREF  | POP_VDD2  | POP_VDDQ     | DRAM_SDQS2 | 22 |
| 23 | DRAM_SDQS0 | GND          | DRAM_DQM0  | GND       | DRAM_DQM2 | DRAM_SDQS2_B | GND        | 23 |
|    | æ          | ď            | N          | W         | J         | ¥            | ſ          |    |

# Table 115. PoP 12 $\times$ 12 mm, 0.4 Pitch Top Ball Map (continued)

Package Information and Contact Assignments

Table 115. PoP 12  $\times$  12 mm, 0.4 Pitch Top Ball Map (continued)

|                 |          |          |                |                | c              |    |
|-----------------|----------|----------|----------------|----------------|----------------|----|
|                 | EIM_D25  | EIM_D26  | EIM_D30        | GND            | GND            | 1  |
| EIM_DA13        | EIM_DA12 | EIM_D28  | EIM_A22        | GND            | GND            | 2  |
| EIM_DA5         | EIM_DA4  | POP_VDD2 | POP_VDD1       | EIM_A23        | EIM_A25        | ო  |
| _               | NC       | NC       | EIM_CS1        | PATA_RESET_B   | EIM_A24        | 4  |
| -               | NC       | NC       | PATA_DATA3     | Pata_Iordy     | EIM_LBA        | 5  |
| EIM_EB3         | NC       | NC       | EIM_A21        | PATA_DATA2     | EIM_A19        | 6  |
| EIM_D31         | NC       | NC       | EIM_D29        | EIM_A20        | EIM_A16        | 7  |
| EIM_A18         | NC       | NC       | POP_VCCMM      | PATA_DATA1     | EIM_DA3        | œ  |
| EIM_D24         | NC       | NC       | PATA_DATA11    | PATA_DATA0     | EIM_OE         | 6  |
| EIM_DA2         | NC       | NC       | EIM_D27        | PATA_DATA10    | EIM_DA8        | 10 |
| EIM_BCLK        | NC       | NC       | POP_VCCQMM     | PATA_DATA9     | NANDF_CS1      | ÷  |
| PMIC_ON_REQ     | NC       | NC       | NANDF_CS2      | PATA_DATA8     | NANDF_CS3      | 12 |
| NVCC_SRTC_POW 1 | NC       | NC       | POP_VDD1       | LVDS1_TX3_P    | LVDS1_TX3_N    | 13 |
| NVCC_XTAL 1     | NC       | NC       | POP_VDD2       | LVDS1_TX2_P    | LVDS1_TX2_N    | 14 |
| 2               | NC       | NC       | NANDF_RB0      | LVDS1_CLK_P    | LVDS1_CLK_N    | 15 |
| -               | NC       | NC       | POP_VDDQ       | LVDS1_TX1_P    | LVDS1_TX1_N    | 16 |
| DRAM_D29        | NC       | NC       | GND            | LVDS1_TX0_N    | LVDS1_TX0_P    | 17 |
| NVCC_LVDS_BG    | NC       | NC       | LVDS_BG_RES    | LVDS0_TX3_N    | LVDS0_TX3_P    | 18 |
|                 | NC       | NC       | DRAM_D25       | LVDS0_CLK_N    | LVDS0_CLK_P    | 19 |
| DRAM_D30        | NC       | NC       | POP_VDDQ       | LVDS0_TX2_N    | LVDS0_TX2_P    | 20 |
| DRAM_D24        | NC       | NC       | DRAM_SDQS3_B   | LVDS0_TX1_P    | LVDS0_TX1_N    | 21 |
| DRAM_SDCKE1     | NC       | NC       | DRAM_SDQS3     | LVDS0_TX0_N    | LVDS0_TX0_P    | 22 |
|                 | NC       | NC       | DRAM_DQM3      | TVCDC_IOB_BACK | TVDAC_IOB      | 23 |
| NVCC_EMI_DRAM   | NC       | NC       | POP_VDDQ       | TVDAC_IOG      | TVCDC_IOG_BACK | 24 |
| -               | NC       | NC       | GPIO_13        | GPIO_10        | TVDAC_COMP     | 25 |
| -               | NC       | NC       | POP_VDD1       | GPIO_11        | GPIO_12        | 26 |
| DRAM_D20        | POP_VDDQ | DRAM_A15 | POP_VDD2       | GPIO_14        | TVDAC_VREF     | 27 |
| DRAM_D19 [      | DRAM_D22 | DRAM_D18 | TVCDC_IOR_BACK | GND            | GND            | 28 |
| DRAM_D23        | DRAM_D17 | DRAM_D16 | TVDAC_IOR      | GND            | GND            | 29 |
| Ľ               | ш        | D        | U              | ß              | ٩              |    |

Table 116. PoP 12  $\times$  12 mm, 0.4 Pitch Bottom Ball Map

|    | 2          | -             | 4                 | -              | E             | Ľ              |    |
|----|------------|---------------|-------------------|----------------|---------------|----------------|----|
| -  | CSI0_DAT16 | CSI0_DAT19    | EIM_DA0           | EIM_EB0        | EIM_D16       | EIM_D22        | -  |
| 2  | NANDF_WE_B | CSI0_DAT18    | EIM_DA15          | EIM_DA14       | EIM_D18       | EIM_D19        | 2  |
| 3  | NANDF_RE_B | POP_VCCMM     | EIM_DA7           | EIM_DA6        | POP_VCCQMM1   | EIM_D17        | e  |
| 4  | NC         | NC            | NC                | NC             | NC            | NC             | 4  |
| 5  | NC         | NC            | NC                | NC             | NC            | NC             | 5  |
| 9  | VDDA       | EIM_WAIT      | EIM_DA9           | NVCC_CSI       | EIM_D21       | NVCC_EIM_SEC   | 9  |
| 7  | EIM_D20    | EIM_DA10      | EIM_DA11          | EIM_EB2        | EIM_RW        | EIM_EB1        | 7  |
| 8  | NC         | NC            | NC                | NC             | NC            | EIM_A17        | 8  |
| 6  | NC         | NC            | NC                | NC             | NC            | NVCC_EIM_MAIN  | 6  |
| 10 | NC         | NC            | NC                | NC             | NC            | EIM_CS0        | 10 |
| 11 | VCC        | VCC           | NC                | NC             | NC            | EIM_DA1        | 1  |
| 12 | VCC        | VCC           | NC                | NC             | NC            | NVCC_NANDF     | 12 |
| 13 | VCC        | VCC           | NC                | NC             | NC            | CKIL           | 13 |
| 14 | GND        | GND           | NC                | NC             | NC            | ECKIL          | 14 |
| 15 | GND        | GND           | NC                | NC             | NC            | EXTAL          | 15 |
| 16 | GND        | GND           | NC                | NC             | NC            | NANDF_CLE      | 16 |
| 17 | VCC        | VCC           | NC                | NC             | NC            | PMIC_STBY_REQ  | 17 |
| 18 | VCC        | VCC           | NC                | NC             | NC            | DRAM_D27       | 18 |
| 19 | VCC        | VCC           | NC                | NC             | NC            | DRAM_D31       | 19 |
| 20 | NC         | NC            | NC                | NC             | NC            | DRAM_D28       | 20 |
| 21 | NC         | NC            | NC                | NC             | NC            | DRAM_D26       | 21 |
| 22 | NC         | NC            | NC                | NC             | NC            | TVDAC_AHVDDRGB | 22 |
| 23 | DRAM_A5    | DRAM_A3       | NVCC_EMI_DRAM_2P5 | DRAM_SDCLK_1_B | DRAM_SDCLK_1  | TVDAC_AHVDDRGB | 23 |
| 24 | DRAM_A8    | NVCC_EMI_DRAM | NVCC_EMI_DRAM     | DRAM_CS1       | NVCC_EMI_DRAM | NVCC_EMI_DRAM  | 24 |
| 25 | NC         | NC            | NC                | NC             | NC            | NC             | 25 |
| 26 | NC         | NC            | NC                | NC             | NC            | NC             | 26 |
| 27 | DRAM_A13   | DRAM_A14      | DRAM_SDBA1        | POP_VDDQ       | DRAM_SDBA0    | DRAM_D21       | 27 |
| 28 | DRAM_A10   | DRAM_A12      | DRAM_SDBA2        | DRAM_RESET     | DRAM_SDODT1   | DRAM_SDQS2     | 28 |
| 29 | DRAM_RAS   | DRAM_SDODT0   | DRAM_SDWE         | DRAM_A11       | DRAM_DQM2     | DRAM_SDQS2_B   | 29 |
|    | Σ          | L             | ¥                 | 7              | т             | G              |    |

# Table 116. PoP 12 $\times$ 12 mm, 0.4 Pitch Bottom Ball Map (continued)

| V         U         T         R           PATA DATA15         CSI0 DAT12         CSI0 DAT12         CSI0 DAT13         C | U T R<br>DAT12 CSI0 DAT14 CSI0 DAT13 | R<br>CSI0 DAT13 |            | 0               | P<br>CSI0 DAT15 | N<br>CSI0 DAT17 | -   |
|--------------------------------------------------------------------------------------------------------------------------|--------------------------------------|-----------------|------------|-----------------|-----------------|-----------------|-----|
| CSI0_DAT8 CSI0_DAT8 NANDF_WP_B                                                                                           | DAT8 USIN_UALIT4<br>DAT8 NANDF_WP_B  |                 | CSI0_DAT10 |                 | VANDF_CS0       | PATA_DA_0       | ~ ~ |
| PATA_DATA5 POP_ZQ POP_VDD1 CSI0_DAT5                                                                                     | ZQ POP_VDD1                          |                 | CSI0_DAT5  |                 | CSI0_DAT9       | NANDF_ALE       | 3   |
| NC NC NC                                                                                                                 | NC                                   |                 | NC         |                 | NC              | NC              | 4   |
| NC NC NC NC                                                                                                              | NC                                   |                 | NC         |                 | NC              | NC              | 5   |
| PATA_BUFFER_EN CSI0_PIXCLK CSI0_MCLK VDDA                                                                                | PIXCLK CSI0_MCLK                     |                 | VDDA       |                 | CSI0_DATA_EN    | NVCC_PATA       | 9   |
| PATA_INTRQ CSI0_VSYNC CSI0_DAT4 CSI0_DAT11                                                                               | CSI0_DAT4                            |                 | CSI0_DAT11 |                 | CSI0_DAT6       | CSI0_DAT7       | 7   |
| NC NC NC                                                                                                                 | NC                                   |                 | NC         |                 | NC              | NC              | 8   |
| NC NC NC                                                                                                                 | NC                                   |                 | NC         |                 | NC              | NC              | 6   |
| NC NC NC                                                                                                                 | NC                                   |                 | NC         |                 | NC              | NC              | 10  |
| VDDGP VDDGP GND GND                                                                                                      | GND                                  |                 | GND        |                 | GND             | VCC             | 1   |
| VDDGP VDDGP GND GND                                                                                                      | GND                                  |                 | GND        |                 | GND             | VCC             | 12  |
| VDDGP VDDGP GND GND                                                                                                      | GND                                  |                 | GND        |                 | GND             | VCC             | 13  |
| GND GND NC NC                                                                                                            | NC                                   |                 | NC         |                 | NC              | GND             | 14  |
| GND GND NC NC                                                                                                            | NC                                   |                 | NC         |                 | NC              | GND             | 15  |
| GND GND NC NC                                                                                                            | NC                                   |                 | NC         |                 | NC              | GND             | 16  |
| VCC GND GND GND                                                                                                          | GND                                  |                 | GND        |                 | GND             | VCC             | 17  |
| VCC VCC GND GND                                                                                                          | GND                                  |                 | GND        |                 | GND             | VCC             | 18  |
| VCC VCC GND GND                                                                                                          | GND                                  |                 | GND        |                 | GND             | VCC             | 19  |
| NC NC NC NC                                                                                                              | NC                                   |                 | NC         |                 | NC              | NC              | 20  |
| NC NC NC                                                                                                                 | NC                                   |                 | NC         |                 | NC              | NC              | 21  |
| NC NC NC                                                                                                                 | NC                                   |                 | NC         |                 | NC              | NC              | 22  |
| DRAM_A2 DDR_VREF DRAM_A9 DRAM_CALIBRATION                                                                                | _VREF DRAM_A9                        |                 | DRAM_CAL   | <b>IBRATION</b> | DRAM_A6         | DRAM_A7         | 23  |
| NVCC_EMI_DRAM NVCC_EMI_DRAM VDDA NVCC_EMI_DRAM                                                                           | VDDA                                 |                 | NVCC_EMI_  | DRAM            | NVCC_EMI_DRAM   | NVCC_EMI_DRAM   | 24  |
| NC NC NC                                                                                                                 | NC                                   |                 | NC         |                 | NC              | NC              | 25  |
| NC NC NC NC                                                                                                              | NC                                   |                 | NC         |                 | NC              | NC              | 26  |
| DRAM_D1 DRAM_D3 POP_VDD1 DRAM_D4                                                                                         | POP_VDD1                             |                 | DRAM_D4    |                 | POP_VDD2        | POP_VDDQ        | 27  |
| FEC_TXD1 FEC_MDC DRAM_D7 DRAM_D5                                                                                         | _MDC DRAM_D7                         |                 | DRAM_D5    |                 | DRAM_SDQS0_B    | DRAM_DQM0       | 28  |
| FEC_TX_EN FEC_TXD0 DRAM_D0 DRAM_D2                                                                                       | TXD0 DRAM_D0                         |                 | DRAM_D2    |                 | DRAM_D6         | DRAM_SDQS0      | 29  |
| V U T R                                                                                                                  | F                                    |                 | æ          |                 | ٩               | z               |     |

## Table 116. PoP 12 $\times$ 12 mm, 0.4 Pitch Bottom Ball Map (continued)

i.MX53xD Applications Processors for Consumer Products, Rev. 1

| POP_VDDCA PATA_DA_2<br>NC NC NC<br>NC NC PATA_DA_2<br>PATA_DIOW PATA_DMACK<br>DISP0_DAT19 NVCC_LCD |
|----------------------------------------------------------------------------------------------------|
| A_DIOW<br>P0_DAT19                                                                                 |
| TA_DIOW<br>SP0_DAT19                                                                               |
| SP(                                                                                                |
| A D                                                                                                |
| DISP0_DAT21 DI                                                                                     |
| DI0_PIN3 DIS                                                                                       |
|                                                                                                    |
|                                                                                                    |

# Table 116. PoP 12 × 12 mm, 0.4 Pitch Bottom Ball Map (continued)

i.MX53xD Applications Processors for Consumer Products, Rev. 1

|   |           | -           | 7            | e           | 4           | 5           | 9           | 7        | œ        | 6        | 10        | 11     | 12       | 13        | 14       | 15       | 16       | 17        | 18           | 19      | 20             | 21           | 22          | 23         | 24              | 25        | 26       | 27           | 28         | 29       | Ī |
|---|-----------|-------------|--------------|-------------|-------------|-------------|-------------|----------|----------|----------|-----------|--------|----------|-----------|----------|----------|----------|-----------|--------------|---------|----------------|--------------|-------------|------------|-----------------|-----------|----------|--------------|------------|----------|---|
| L | DICTO DAT | DISP0_DAI 5 | DISP0_DAT3   | DISP0_DAT11 | NC          | NC          | NC          | NC       | NC       | NC       | NC        | NC     | NC       | NC        | NC       | NC       | NC       | NC        | NC           | NC      | NC             | NC           | NC          | NC         | NC              | NC        | NC       | DRAM_SDQS1_B | DRAM_SDQS1 | DRAM_D9  |   |
| L |           | DISP0_DAI4  | DI0_DISP_CLK | POP_VDD2    | NC          | NC          | NC          | NC       | NC       | NC       | NC        | NC     | NC       | NC        | NC       | NC       | NC       | NC        | NC           | NC      | NC             | NC           | NC          | NC         | NC              | NC        | NC       | POP_VDDQ     | DRAM_D8    | DRAM_D13 |   |
|   |           | DISP0_DAL7  | DISP0_DAT10  | DISP0_DAT14 | DISP0_DAT8  | DISP0_DAT16 | POP_VDD1    | KEY_ROW3 | KEY_COL2 | KEY_COL0 | POP_VDDCA | GPIO_2 | POP_VDD2 | POP_VDDMM | POP_VACC | JTAG_TDO | POP_VDDQ | SD2_DATA1 | SD2_DATA3    | SD2_CLK | POP_VDDQ       | USB_OTG_VBUS | DRAM_D10    | DRAM_D12   | POP_VDDQ        | SD1_DATA1 | POP_VDD1 | POP_VDD2     | DRAM_D14   | DRAM_D11 |   |
|   |           | GND         | SVDDGP       | DISP0_DAT13 | DISP0_DAT15 | DISP0_DAT22 | DI0_PIN15   | KEY_COL4 | KEY_ROW1 | KEY_ROW0 | GPIO_16   | GPIO_4 | GPIO_1   | VPH       | SATA_TXM | GND      | SATA_RXM | SD2_DATA0 | SATA_REFCLKP | VP      | USB_H1_RREFEXT | USB_H1_DN    | USB_OTG_ID  | USB_OTG_DP | USB_OTG_GPANAIO | SD1_DATA2 | SD1_CMD  | SD1_DATA0    | SVCC       | GND      | _ |
|   |           | GND         | GND          | DISP0_DAT9  | DISP0_DAT18 | DISP0_DAT20 | DISP0_DAT23 | KEY_ROW2 | KEY_COL3 | KEY_COL1 | GPIO_19   | GPIO_5 | GPIO_6   | VPH       | SATA_TXP | GND      | SATA_RXP | SATA_REXT | SATA_REFCLKM | VP      | USB_H1_GPANAIO | USB_H1_DP    | USB_H1_VBUS | USB_OTG_DN | USB_OTG_RREFEXT | SD1_DATA3 | SD1_CLK  | DRAM_D15     | GND        | GND      | _ |
|   |           | -           | 2            | 3           | 4           | 5           | 9           | 7        | 8        | 6        | 10        | 11     | 12       | 13        | 14       | 15       | 16       | 17        | 18           | 19      | 20             | 21           | 22          | 23         | 24              | 25        | 26       | 27           | 28         | 29       |   |

Table 116. PoP 12  $\times$  12 mm, 0.4 Pitch Bottom Ball Map (continued)

i.MX53xD Applications Processors for Consumer Products, Rev. 1

# 7 Revision History

Table 117 provides a revision history for this data sheet.

| Rev.<br>Number | Date    | Substantive Change(s)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |  |  |  |  |  |  |  |  |  |  |
|----------------|---------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--|--|--|--|--|
| Rev 1          | 3/2011  | <ul> <li>Updated the first sentence of Section 3.1, "Special Signal Considerations."</li> <li>Deleted two tables, "Special Signal Considerations" and "JTAG Controller Interface Summary," in Section 3.1, "Special Signal Considerations."</li> <li>Updated Table 6, "i.MX53xD Operating Ranges," on page 19.</li> <li>Changed VDDGP voltages as follows: <ul> <li>400 MHz from 1.35 to 1.05 V maximum.</li> <li>800 MHz from 1.0/1.05/1.1 to 1.05/1.1/1.15 V minimum/nominal/maximum.</li> <li>Stop mode from 0.9/0.95/1.1 to 0.8/0.85/1.3 V minimum/nominal/maximum.</li> </ul> </li> <li>Added statements to footnotes 5 and 6.</li> <li>Added footnote on voltage ramping.</li> </ul> |  |  |  |  |  |  |  |  |  |  |
| Rev 0          | 02/2011 | Initial release.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |  |  |  |  |  |  |  |  |  |  |

# Table 117. i.MX53xD Data Sheet Document Revision History

#### How to Reach Us:

Home Page: www.freescale.com

Web Support: http://www.freescale.com/support

#### USA/Europe or Locations Not Listed:

Freescale Semiconductor, Inc. Technical Information Center, EL516 2100 East Elliot Road Tempe, Arizona 85284 1-800-521-6274 or +1-480-768-2130 www.freescale.com/support

#### Europe, Middle East, and Africa:

Freescale Halbleiter Deutschland GmbH Technical Information Center Schatzbogen 7 81829 Muenchen, Germany +44 1296 380 456 (English) +46 8 52200080 (English) +49 89 92103 559 (German) +33 1 69 35 48 48 (French) www.freescale.com/support

#### Japan:

Freescale Semiconductor Japan Ltd. Headquarters ARCO Tower 15F 1-8-1, Shimo-Meguro, Meguro-ku Tokyo 153-0064 Japan 0120 191014 or +81 3 5437 9125 support.japan@freescale.com

#### Asia/Pacific:

Freescale Semiconductor China Ltd. Exchange Building 23F No. 118 Jianguo Road Chaoyang District Beijing 100022 China +86 10 5879 8000 support.asia@freescale.com

#### For Literature Requests Only:

Freescale Semiconductor Literature Distribution Center 1-800 441-2447 or +1-303-675-2140 Fax: +1-303-675-2150 LDCForFreescaleSemiconductor @hibbertgroup.com

Document Number: IMX53CEC Rev. 1 3/2011 Information in this document is provided solely to enable system and software implementers to use Freescale Semiconductor products. There are no express or implied copyright licenses granted hereunder to design or fabricate any integrated circuits or integrated circuits based on the information in this document.

Freescale Semiconductor reserves the right to make changes without further notice to any products herein. Freescale Semiconductor makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does Freescale Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation consequential or incidental damages. "Typical" parameters that may be provided in Freescale Semiconductor data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals", must be validated for each customer application by customer's technical experts. Freescale Semiconductor does not convey any license under its patent rights nor the rights of others. Freescale Semiconductor products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which the failure of the Freescale Semiconductor product could create a situation where personal injury or death may occur. Should Buyer purchase or use Freescale Semiconductor products for any such unintended or unauthorized application, Buyer shall indemnify and hold Freescale Semiconductor and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that Freescale Semiconductor was negligent regarding the design or manufacture of the part.

RoHS-compliant and/or Pb-free versions of Freescale products have the functionality and electrical characteristics as their non-RoHS-compliant and/or non-Pb-free counterparts. For further information, see http://www.freescale.com or contact your Freescale sales representative.

For information on Freescale's Environmental Products program, go to http://www.freescale.com/epp.

Freescale and the Freescale logo are trademarks of Freescale Semiconductor, Inc. All other product or service names are the property of their respective owners. ARM is the registered trademark of ARM Limited. ARM Cortex A8 is a trademark of ARM Limited.

© Freescale Semiconductor, Inc., 2011. All rights reserved.



