# ACPM-7311-0R1 UMTS800 4x4 Power Amplifier Module (824-849 MHz) # **Data Sheet** # Description The ACPM-7311, a Wide-band Code Division Multiple Access (WCDMA) Power Amplifier (PA), is a fully matched 10-pin surface mount module developed for WCDMA handset applications. This power amplifier module operates in the 824-849MHz bandwidth. The ACPM-7311 meets the stringent WCDMA linearity requirements for output power of up to 28dBm. The ACPM-7311 is also developed to meet HSDPA specs. The ACPM-7311 is designed to enhance the efficiency at low and medium output power range by using 3-mode control scheme with 2 mode control pins. This provides extended talk time. The ACPM-7311 is self contained, incorporating 50ohm input and output matching networks. ### **Order information** | Part Number | No. of Devices | Container | |----------------|----------------|------------------| | ACPM-7311-0R1 | 1000 | 7" Tape and Reel | | ACPM-7311-BLKR | 100 | BULK | #### **Features** - Excellent Linearity - Low quiescent current - High Efficiency PAE at 28dBm: 39.8% PAE at 16dBm: 15.9% PAE at 8dBm: 5.8% - 10-pin surface mounting package (4mmx4mmx1.1mm) - Internal 50ohm matching networks for both RF input and output - RoHS Compliant ### **Applications** WCDMA Handset (HSDPA) # **Functional Block Diagram** Table 1. Absolute Maximum Ratings [1] | Parameter | Symbol | Min | Nominal | Мах | Unit | |----------------------|--------|-----|---------|------|------| | RF Input Power | Pin | _ | _ | 10.0 | dBm | | DC Supply Voltage | Vcc | 0 | 3.4 | 5.0 | V | | Enable Voltage | Ven | 0 | 2.6 | 3.3 | V | | Mode Control Voltage | Vmode0 | 0 | 2.6 | 3.3 | V | | | Vmode1 | 0 | 2.6 | 3.3 | V | | Storage Temperature | Tstg | -55 | _ | +125 | °C | Table 2. Recommended Operating Condition | Parameter | Symbol | Min | Nominal | Max | Unit | |----------------------------|--------|-----|---------|-----|------| | DC Supply Voltage | Vcc | 3.2 | 3.4 | 4.2 | V | | PA Enable | Ven | 1.9 | 2.6 | 2.9 | V | | Mode Control Voltage | | | | | | | – High Power Mode | Vmode0 | 0 | 0 | 0.5 | V | | - | Vmode1 | 0 | 0 | 0.5 | V | | – Mid Power Mode | Vmode0 | 1.9 | 2.6 | 2.9 | V | | | Vmode1 | 0 | 0 | 0.5 | V | | – Low Power Mode | Vmode0 | 1.9 | 1.9 | 2.9 | ٧ | | | Vmode1 | 1.9 | 1.9 | 2.9 | V | | Operating Frequency | Fo | 824 | | 849 | MHz | | Case Operating Temperature | To | -20 | 25 | 90 | °C | Table 3. Power Range Truth Table <sup>2]</sup> | Power Mode | Symbol | Ven | Vmode0 | Vmode1 | Range | |-----------------|--------|------|--------|--------|---------| | High Power Mode | PR3 | High | Low | Low | ~ 28dBm | | Mid Power Mode | PR2 | High | High | Low | ~ 16dBm | | Low Power Mode | PR1 | High | High | High | ~ 8dBm | | Shut Down Mode | _ | Low | - | - | _ | <sup>1.</sup> No damage assuming only one parameter is set at limit at a time with all other parameters set at or below nominal value. 2. High (1.9–2.9V), Low (0.0V–0.5V). Table 4. Electrical Characteristics for WCDMA Mode (Vcc=3.4V, Ven=2.6V, T=25°C, Zin/Zout=50ohm) [1] | Characteristics | | Symbol | Condition | Min. | Тур. | Max. | Unit | |--------------------------------------------------|-------------------------------|------------------------|-----------------------------------------------------------|------|------------|------------|------------| | Operating Frequency | y Range | F | | 824 | _ | 849 | MHz | | Gain | | Gain_hi | High Power Mode, Pout=28.0 dBm | 23.5 | 26 | | dB | | | | Gain_mid | Mid Power Mode, Pout=16.0 dBm | 12.5 | 16 | | dB | | | | Gain_low | Low Power Mode, Pout=8.0 dBm | 11.5 | 15 | | dB | | Power Added Efficie | ncy | PAE_hi | High Power Mode, Pout=28.0 dBm | 35.3 | 39.8 | | % | | | | PAE_mid | Mid Power Mode, Pout=16.0 dBm | 13.1 | 15.9 | | % | | | | PAE_low | Low Power Mode, Pout=8.0 dBm | 4.4 | 5.8 | | % | | Total Supply Current | | lcc_hi | High Power Mode, Pout=28.0 dBm | | 465 | 525 | mA | | | | lcc_mid | Mid Power Mode, Pout=16.0 dBm | | 72 | 87 | mA | | | | lcc_low | Low Power Mode, Pout=8.0 dBm | | 31 | 41 | mA | | Quiescent Current | | lq_hi | High Power Mode | | 97 | 120 | mA | | | | lq_mid | Mid Power Mode | | 14 | 22 | mA | | | | lq_low | Low Power Mode | | 11 | 18 | mA | | Enable Current | | len_hi | High Power Mode | | 0.18 | 1 | mA | | | | len_mid | Mid Power Mode | | 0.18 | 1 | mA | | | | len_low | Low Power Mode | | 0.18 | 1 | mA | | Control Current | | Imode0_mid | Mid Power Mode | | 0.4 | 1 | mA | | | | Imode1_low | Low Power Mode | | 0.18 | 1 | mA | | | | Imode0_low | Low Power Mode | | 0.4 | 1 | mA | | Total Current in Pow | er-down mode | lpd | Ven=0V | | 0.2 | 5 | μA | | Adjacent Channel<br>Leakage Ratio <sup>[2]</sup> | 5 MHz offset<br>10 MHz offset | ACLR1_hi<br>ACLR2_hi | High Power Mode, Pout=28.0 dBm | | -42<br>-54 | -37<br>-46 | dBc<br>dBc | | | 5 MHz offset<br>10 MHz offset | ACLR1_mid<br>ACLR2_mid | Mid Power Mode, Pout=16.0 dBm | | -47<br>-57 | -37<br>-46 | dBc<br>dBc | | | 5 MHz offset<br>10 MHz offset | ACLR1_low<br>ACLR2_low | Low Power Mode, Pout=8.0 dBm | | -39<br>-57 | -36<br>-46 | dBc<br>dBc | | Harmonic<br>Suppression | Second<br>Third | 2f0<br>3f0 | High Power Mode, Pout=28.0 dBm | | -36<br>-55 | -31<br>-45 | dBc<br>dBc | | Input VSWR | | VSWR | | | 1.2:1 | 2.0:1 | | | Stability (Spurious 0 | Output) | S | VSWR 6:1, All phase | | | -60 | dBc | | Noise Power in Rx Ba | and | RxBN | High Power Mode, Pout=28.0 dBm | | -136 | -133 | dBm/Hz | | Phase Discontinuity | | PDlow_mid | low power mode<>mid power mode, at Pout=8dBm | | | 10 | Deg | | | | PDmid_high | mid power mode<>high power mode, at Pout=16dBm | | | 45 | deg | | Ruggedness | | Ru | Pout < 28.0dBm, Pin < 10dBm, All phase<br>High Power Mode | | | 10:1 | VSWR | ### Notes: <sup>1.</sup> Electrical characteristics are specified under WCDMA modulated ( 3GPP Uplink DPCCH + 1DPDCH ) signal 2. ACP is expressed as a ratio of total adjacent power to signal power, both with 3.84MHz bandwidth at specified offsets. Table 5. Electrical Characteristics for HSDPA Mode (Vcc=3.4V, Ven=2.6V, T=25°C, Zin/Zout=50ohm) [1] | Characteristics | | Symbol | Condition | Min. | Тур. | Max. | Unit | |--------------------|---------------|------------|--------------------------------|------|------|------|------| | Operating Frequen | icy Range | F | | 824 | _ | 849 | MHz | | Gain | | Gain_hih | High Power Mode, Pout=27.5 dBm | 23.5 | 26 | | dB | | | | Gain_midh | Mid Power Mode, Pout=16.0 dBm | 12.5 | 16 | | dB | | | | Gain_lowh | Low Power Mode, Pout=8.0 dBm | 11.5 | 15 | | dB | | Power Added Effici | ency | PAE_hih | High Power Mode, Pout=27.5 dBm | 33.7 | 38.4 | | % | | | | PAE_midh | Mid Power Mode, Pout=16.0 dBm | 13.4 | 16.3 | | % | | | | PAE_lowh | Low Power Mode, Pout=8.0 dBm | 4.5 | 6.0 | | % | | Total Supply Curre | nt | lcc_hih | High Power Mode, Pout=27.5 dBm | | 430 | 490 | mA | | | | lcc_midh | Mid Power Mode, Pout=16.0 dBm | | 70 | 85 | mA | | | | lcc_lowh | Low Power Mode, Pout=8.0 dBm | | 30 | 40 | mA | | Adjacent Channel | 5 MHz offset | ACLR1_hih | High Power Mode, Pout=27.5 dBm | _ | -39 | -37 | dBc | | Leakage Ratio [2] | 10 MHz offset | ACLR2_hih | | | -53 | -46 | dBc | | | 5 MHz offset | ACLR1_midh | Mid Power Mode, Pout=16.0 dBm | _ | -44 | -37 | dBc | | | 10 MHz offset | ACLR2_midh | | | -57 | -46 | dBc | | | 5 MHz offset | ACLR1_lowh | Low Power Mode, Pout=8.0 dBm | _ | -39 | -36 | dBc | | | 10 MHz offset | ACLR2_lowh | | | -56 | -46 | dBc | #### Notes: <sup>1.</sup> Electrical characteristics are specified under HSDPA modulated Up-Link signal (DPCCH/DPDCH=12/15, HS-DPCCH/DPDCH=15/15) <sup>2.</sup> ACP is expressed as a ratio of total adjacent power to signal power, both with 3.84MHz bandwidth at specified offsets # Characteristics Data (WCDMA, Vcc=3.4V, Ven=2.6V, T=25°C, Zin/Zout=50ohm) Figure 1. Total Current vs. Output Power Figure 2. Gain vs. Output Power Figure 3. Power Added Efficiency vs. Output Power Figure 4. Adjacent Channel Leakage Ratio 1 vs. Output Power Figure 5. Adjacent Channel Leakage Ratio 2 vs. Output Power # Characteristics Data (HSDPA, Vcc=3.4V, Ven=2.6V, T=25°C, Zin/Zout=50ohm) 35 30 25 Gain (dB) 20 15 10 837MHz 849MHz 5 -10 -5 0 10 15 25 30 Pout (dBm) Figure 6. Total Current vs. Output Power Figure 7. Gain vs. Output Power Figure 8. Power Added Efficiency vs. Output Power Figure 9. Adjacent Channel Leakage Ratio 1 vs. Output Power Figure 10. Adjacent Channel Leakage Ratio 2 vs. Output Power # **Evaluation Board Description** Figure 11. Evaluation Board Schematic Figure 12. Evaluation Board Assembly Diagram # **Package Dimensions and Pin Descriptions** TOP VIEW SIDE VIEW | Pin# | Name | Description | |------|--------|-----------------| | 1 | Ven | Enable Voltage | | 2 | Vmode0 | Control Voltage | | 3 | Vmode1 | Control Voltage | | 4 | RF In | RF Input | | 5 | Vcc1 | Supply Voltage | | 6 | Vcc2 | Supply Voltage | | 7 | GND | Ground | | 8 | RF Out | RF Output | | 9 | GND | Ground | | 10 | GND | Ground | | | | | X-RAY BOTTOM VIEW **PIN DESCRIPTIONS** Figure 13. Package Dimensional Drawing and Pin Descriptions (All dimensions are in millimeters) Figure 14. Marking Specifications # **PCB Design Guidelines** The recommended ACPM-7311 PCB land pattern is shown in Figure 15 and Figure 16. The substrate is coated with solder mask between the I/O and conductive paddle to protect the gold pads from short circuit that is caused by solder bleeding/bridging. Figure 15. Metallization Figure 16. Solder Mask Opening # **Stencil Design Guidelines** A properly designed solder screen or stencil is required to ensure optimum amount of solder paste is deposited onto the PCB pads. The recommended stencil layout is shown in Figure 17. Reducing the stencil opening can potentially generate more voids. On the other hand, stencil openings larger than 100% will lead to excessive solder paste smear or bridging across the I/O pads or conductive paddle to adjacent I/O pads. Considering the fact that solder paste thickness will directly affect the quality of the solder joint, a good choice is to use laser cut stencil composed of 0.10mm(4mils)or 0.127mm(5mils) thick stainless steel which is capable of producing the required fine stencil outline. Figure 17. Solder Paste Stencil Aperture # **Tape and Reel Information** # **Dimension List** | Dimension | Millimeter | |-----------|------------| | A0 | 4.40±0.10 | | B0 | 4.40±0.10 | | КО | 1.70±0.10 | | D0 | 1.55±0.05 | | D1 | 1.60±0.10 | | P0 | 4.00±0.10 | | P1 | 8.00±0.10 | | Dimension | Millimeter | |-----------|------------| | P2 | 2.00±0.05 | | P10 | 40.00±0.20 | | E | 1.75±0.10 | | F | 5.50±0.05 | | W | 12.00±0.30 | | T | 0.30±0.05 | Figure 18. Tape and Reel Format – 4 mm x 4 mm. # **Reel Drawing** #### NOTES: - 1. Reel shall be labeled with the following information (as a minimum). - a. manufacturers name or symbol - b. Avago Technologies part number - c. purchase order number - d. date code - e. quantity of units - A certificate of compliance (c of c) shall be issued and accompany each shipment of product. - 3. Reel must not be made with or contain ozone depleting materials. - 4. All dimensions in millimeters (mm) Figure 19. Plastic Reel Format (all dimensions are in millimeters) # **Handling and Storage** # ESD (Electrostatic Discharge) Electrostatic discharge occurs naturally in the environment. With the increase in voltage potential, the outlet of neutralization or discharge will be sought. If the acquired discharge route is through a semiconductor device, destructive damage will result. ESD countermeasure methods should be developed and used to control potential ESD damage during handling in a factory environment at each manufacturing site. ### MSL (Moisture Sensitivity Level) Plastic encapsulated surface mount package is sensitive to damage induced by absorbed moisture and temperature. Avago Technologies follows JEDEC Standard J-STD 020B. Each component and package type is classified for moisture sensitivity by soaking a known dry package at various temperatures and relative humidity, and times. After soak, the components are subjected to three consecutive simulated reflows. The out of bag exposure time maximum limits are determined by the classification test describe below which corresponds to a MSL classification level 6 to 1 according to the JEDEC standard IPC/JEDEC J-STD-020B and J-STD-033. ACPM-7311 is MSL3. Thus, according to the J-STD-033 p.11 the maximum Manufacturers Exposure Time (MET) for this part is 168 hours. After this time period, the part would need to be removed from the reel, de-taped and then re-baked. MSL classification reflow temperature for the ACPM-7311 is targeted at 260°C +0/-5°C. Figure 20 and Table 8 show typical SMT profile for maximum temperature of 260 + 0/-5°C. **Table 6. ESD Classification** | Pin# | Name | Description | НВМ | CDM | Classification | |------|--------|----------------|------------|--------|----------------| | 1 | Ven | Enable Voltage | $\pm2000V$ | ± 200V | Class 2 | | 2 | Vmode0 | Mode Control | ± 2000V | ± 200V | Class 2 | | 3 | Vmode1 | Mode Control | ± 2000V | ± 200V | Class 2 | | 4 | RF In | RF Input | $\pm2000V$ | ± 200V | Class 2 | | 5 | Vcc1 | Supply Voltage | ± 2000V | ± 200V | Class 2 | | 6 | Vcc2 | Supply Voltage | ± 2000V | ± 200V | Class 2 | | 7 | GND | Ground | $\pm2000V$ | ± 200V | Class 2 | | 8 | RF Out | RF Output | ± 2000V | ± 200V | Class 2 | | 9 | GND | Ground | ± 2000V | ± 200V | Class 2 | | 10 | GND | Ground | ± 2000V | ± 200V | Class 2 | Note: Table 7. Moisture Classification Level and Floor Life | MSL<br>Level | Floor Life (out of bag) at factory ambient $=<30^{\circ}\text{C}/60\%$ RH or as stated | |--------------|------------------------------------------------------------------------------------------------------| | 1 | Unlimited at =< 30°C/85% RH | | 2 | 1 year | | 2a | 4 weeks | | 3 | 168 hours | | 4 | 72 hours | | 5 | 48 hours | | 5a | 24 hours | | 6 | Mandatory bake before use. After bake, must be reflowed within the time limit specified on the label | Note: $<sup>1.\,</sup>Module\ products\ should\ be\ considered\ extremely\ ESD\ sensitive.$ <sup>1.</sup> The MSL Level is marked on the MSL Label on each shipping bag. Figure 20. Typical SMT Reflow Profile for Maximum Temperature = 260 + 0/-5°C Table 8. Typical SMT Reflow Profile for Maximum Temperature = $260+0/-5^{\circ}$ C | Profile Feature | Sn-Pb Solder | Pb-Free Solder | |--------------------------------------------------------------------------------------|------------------------------|------------------------------| | Average ramp-up rate (TL to TP) | 3°C/sec max | 3°C /sec max | | Preheat - Temperature Min (Tsmin) - Temperature Max (Tsmax) - Time (min to max) (ts) | 100°C<br>150°C<br>60-120 sec | 150°C<br>200°C<br>60-180 sec | | Tsmax to TL - Ramp-up Rate | 00-120 350 | 3°C /sec max | | Time maintained above:<br>- Temperature (TL)<br>- Time (TL) | 183°C<br>60−150 sec | 217°C<br>60−150 sec | | Peak temperature (Tp) | 240 +0/-5°C | 260 +0/-5°C | | Time within 5°C of actual Peak Temperature (tp) | 10-30 sec | 20-40 sec | | Ramp-down Rate | 6°C /sec max | 6°C /sec max | | Time 25°C to Peak Temperature | 6 min max. | 8 min max. | ### **Storage Condition** Packages described in this document must be stored in sealed moisture barrier, antistatic bags. Shelf life in a sealed moisture barrier bag is 12 months at <40°C and 90% relative humidity (RH) J-STD-033 p.7. ### **Out-of-Bag Time Duration** After unpacking the device must be soldered to the PCB within 168 hours as listed in the J-STD-020B p.11 with factory conditions <30°C and 60% RH. #### **Baking** It is not necessary to re-bake the part if both conditions (storage conditions and out-of bag conditions) have been satisfied. Baking must be done if at least one of the conditions above have not been satisfied. The baking conditions are 125°C for 12 hours J-STD-033 p.8. #### CAUTION Tape and reel materials typically cannot be baked at the temperature described above. If out-of-bag exposure time is exceeded, parts must be baked for a longer time at low temperatures, or the parts must be de-reeled, detaped, re-baked and then put back on tape and reel. (See moisture sensitive warning label on each shipping bag for information of baking). #### **Board Rework** ### Component Removal, Rework and Remount If a component is to be removed from the board, it is recommended that localized heating be used and the maximum body temperatures of any surface mount component on the board not exceed 200°C. This method will minimize moisture related component damage. If any component temperature exceeds 200°C, the board must be baked dry per 4-2 prior to rework and/or component removal. Component temperatures shall be measured at the top center of the package body. Any SMD packages that have not exceeded their floor life can be exposed to a maximum body temperature as high as their specified maximum reflow temperature. #### **Removal for Failure Analysis** Not following the above requirements may cause moisture/reflow damage that could hinder or completely prevent the determination of the original failure mechanism. ### **Baking of Populated Boards** Some SMD packages and board materials are not able to withstand long duration bakes at 125°C. Examples of this are some FR-4 materials, which cannot withstand a 24 hr bake at 125°C. Batteries and electrolytic capacitors are also temperature sensitive. With component and board temperature restrictions in mind, choose a bake temperature from Table 4-1 in J-STD 033; then determine the appropriate bake duration based on the component to be removed. For additional considerations see IPC-7711 andIPC-7721. ### **Derating due to Factory Environmental Conditions** Factory floor life exposures for SMD packages removed from the dry bags will be a function of the ambient environmental conditions. A safe, yet conservative, handling approach is to expose the SMD packages only up to the maximum time limits for each moisture sensitivity level as shown in Table 7. This approach, however, does not work if the factory humidity or temperature is greater than the testing conditions of 30°C/60% RH. A solution for addressing this problem is to derate the exposure times based on the knowledge of moisture diffusion in the component package materials ref. JESD22-A120). Recommended equivalent total floor life exposures can be estimated for a range of humidities and temperatures based on the nominal plastic thickness for each device. Table 9 lists equivalent derated floor lives for humidities ranging from 20-90% RH for three temperature, 20°C, 25°C, and 30°C. This table is applicable to SMDs molded with novolac, biphenyl or multifunctional epoxy mold compounds. The following assumptions were used in calculating Table 9: - 1. Activation Energy for diffusion = 0.35eV (smallest known value). - 2. For ≤60% RH, use Diffusivity = 0.121exp ( -0.35eV/kT) mm2/s (this used smallest known Diffusivity @ 30°C). - 3. For >60% RH, use Diffusivity = 1.320exp ( -0.35eV/kT) mm2/s (this used largest known Diffusivity @ 30°C). Table 9. Recommended Equivalent Total Floor Life (days) @ 20 $^{\circ}$ C, 25 $^{\circ}$ C & 30 $^{\circ}$ C For ICs with Novolac, Biphenyl and Multifunctional Epoxies (Reflow at same temperature at which the component was classified) # **Maximum Percent Relative Humidity** | Package Type and Body Thickness | Moisture Sensitivity Level | 5% | 10% | 20% | 30% | 40% | 50% | 60% | 70% | 80% | 90% | | |----------------------------------------------------------------------------------------------------------------------------|----------------------------|--------|----------|----------|----------|----------|----------|----------|----------|---------|--------|------------| | Body Thickness ≥3.1 mm Including PQFPs >84 pin, PLCCs (square) All MQFPs or All BGAs ≥1 mm | Level 2a | ∞<br>∞ | ∞<br>∞ | ∞<br>∞ | 60<br>78 | 41<br>53 | 33<br>42 | 28<br>36 | 10<br>14 | 7<br>10 | 6<br>8 | 30°<br>25° | | | | ∞ | ∞ | ∞ | 103 | 69 | 57 | 47 | 19 | 13 | 10 | 20° | | | Level 3 | ∞ | ∞ | 10 | 9 | 8 | 7 | 7 | 5 | 4 | 4 | 30° | | | | ∞ ∞ | ∞ ∞ | 13<br>17 | 11<br>14 | 10<br>13 | 9<br>12 | 9<br>12 | 7<br>10 | 6<br>8 | 5<br>7 | 25°<br>20° | | | Level 4 | ∞ | 5 | 4 | 4 | 4 | 3 | 3 | 3 | 2 | 2 | 30° | | | | ∞<br>∞ | 6<br>8 | 5<br>7 | 5<br>7 | 5<br>7 | 5<br>7 | 4<br>6 | 3<br>5 | 3<br>4 | 3<br>4 | 25°<br>20° | | | Level 5 | ∞ | 4 | 3 | 3 | 2 | 2 | 2 | 2 | 1 | 1 | 30° | | | | ∞ ∞ | 5<br>7 | 5<br>7 | 4<br>6 | 4<br>5 | 3<br>5 | 3<br>4 | 2 | 2 2 | 2 | 25°<br>20° | | | Level 5a | ∞ | 2 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 30° | | | | ∞ ∞ | 3<br>5 | 2<br>4 | 2 | 2 | 2 | 2 | 1 2 | 1 2 | 1<br>2 | 25°<br>20° | | Body 2.1 mm ≤ Thickness <3.1 mm including PLCCs (rectangular) 18-32 pin SOICs (wide body) SOICs ≥20 pins, PQFPs ≤80 pins | Level 2a | ∞ | ∞ | ∞ | ∞ | 86 | 39 | 28 | 4 | 3 | 2 | 30° | | | | ∞ ∞ | ∞ ∞ | ∞ ∞ | ∞ ∞ | 148<br>∞ | 51<br>69 | 37<br>49 | 6<br>8 | 4<br>5 | 3<br>4 | 25°<br>20° | | | Level 3 | ∞ | ∞ | 19 | 12 | 9 | 8 | 7 | 3 | 2 | 2 | 30° | | | | ∞ ∞ | ∞ ∞ | 25<br>32 | 15<br>19 | 12<br>15 | 10<br>13 | 9<br>12 | 5<br>7 | 3<br>5 | 3<br>4 | 25°<br>20° | | | Level 4 | ∞ | 7 | 5 | 4 | 4 | 3 | 3 | 2 | 2 | 1 | 30° | | | | ∞ ∞ | 9<br>11 | 7<br>9 | 5<br>7 | 5<br>6 | 4<br>6 | 4<br>5 | 3<br>4 | 2 | 2 | 25°<br>20° | | | Level 5 | ∞ | 4 | 3 | 3 | 2 | 2 | 2 | 1 | 1 | 1 | 30° | | | | ∞ | 5<br>6 | 4<br>5 | 3<br>5 | 3<br>4 | 3<br>4 | 3<br>4 | 2 | 1<br>3 | 1<br>2 | 25°<br>20° | | | Level 5a | ∞ | 2 | 1 | 1 | 1 | 1 | 1 | 1 | 0.5 | 0.5 | 30° | | | | ∞ ∞ | 2 | 2 2 | 2 | 2 2 | 2 2 | 2 | 1 2 | 1 2 | 1<br>1 | 25°<br>20° | | Body Thickness < 2.1 mm including SOICs < 18 pin All TQFPs, TSOPs or All BGAs < 1 mm body thickness | Level 2a | ∞ | ∞ | ∞ | ∞ | ∞ | ∞ | 28 | 1 | 1 | 1 | 30° | | | | ∞ ∞ | ∞ ∞ | ∞ ∞ | ∞ ∞ | ∞ ∞ | ∞ ∞ | ∞<br>∞ | 2 2 | 1 2 | 1<br>1 | 25°<br>20° | | | Level 3 | ∞ | ∞ | ∞ | ∞ | ∞ | 11 | 7 | 1 | 1 | 1 | 30° | | | | ∞ ∞ | ∞ ∞ | ∞ ∞ | ∞ ∞ | ∞ ∞ | 14<br>20 | 10<br>13 | 2 2 | 1 2 | 1<br>1 | 25°<br>20° | | | Level 4 | ∞ | ∞ | ∞ | 9 | 5 | 4 | 3 | 1 | 1 | 1 | 30° | | | | ∞<br>∞ | ∞ ∞ | ∞<br>∞ | 12<br>17 | 7<br>9 | 5<br>7 | 4<br>6 | 2 | 1<br>2 | 1<br>1 | 25°<br>20° | | | Level 5 | ∞ | ∞ | 13 | 5 | 3 | 2 | 2 | 1 | 1 | 1 | 30° | | | | ∞ ∞ | ∞ ∞ | 18<br>26 | 6<br>8 | 4<br>6 | 3<br>5 | 3<br>4 | 2 | 1 2 | 1<br>1 | 25°<br>20° | | | Level 5a | ∞ | 10 | 3 | 2 | 1 | 1 | 1 | 1 | 1 | 0.5 | 30° | | | | ∞ ∞ | 13<br>18 | 5<br>6 | 3<br>4 | 2 3 | 2 2 | 2 | 1 2 | 1 2 | 1<br>1 | 25°<br>20° | For product information and a complete list of distributors, please go to our web site: www.avagotech.com Avago, Avago Technologies, and the A logo are trademarks of Avago Technologies, Limited in the United States and other countries. Data subject to change. Copyright © 2006 Avago Technologies Limited. All rights reserved. AV01-0607EN - November 21, 2006